# 8051 Microcontroller: Interrupts



#### Virendra Singh

Computer Architecture and Dependable Systems Lab
Department of Electrical Engineering
Indian Institute of Technology Bombay
http://www.ee.iitb.ac.in/~viren/

E-mail: viren@ee.iitb.ac.in

FE-309: Microprocessors



**CADSL** 







CADSL

2

#### Interrupt

- ➤ An interrupt is the occurrence of a condition--an event -- that cause a temporary suspension of a program while the event is serviced by another program (Interrupt Service Routine ISR or Interrupt Handler).
- Interrupt is an asynchronous event

➤ Interrupt-Driven System-- gives the illusion of doing many things simultaneously, quick response to events, suitable for real-time control application.





#### Interrupt Process

If interrupt event occurs AND interrupt flag for that event is enabled, AND interrupts are enabled, then:

- 1. Current PC is pushed on stack.
- Program execution continues at the interrupt vector address for that interrupt.
- When a RETI instruction is encountered, the PC is popped from the stack and program execution resumes where it left off.





#### Interrupt Sources

- Original 8051 has 5 sources of interrupts
  - Timer 0 overflow
  - Timer 1 overflow
  - External Interrupt 0
  - External Interrupt 1
  - Serial Port events (buffer full, buffer empty, etc)
- Enhanced version has 22 sources
  - More timers, programmable counter array, ADC, more external interrupts, another serial port (UART)





#### Interrupt Vectors

Each interrupt has a specific place in code memory where program execution (interrupt service routine) begins.

External Interrupt 0: 0003h

Timer 0 overflow: 000Bh

External Interrupt 1: 0013h

Timer 1 overflow: 001Bh

Serial: 0023h

Note: that there are only 8 memory locations between vectors.





# Interrupt Execution

Each Interrupt can be individually enabled or disabled



 Each source of interrupt can be programmed to one of two priority levels

```
X X PS PT1 PX1 PT0 PX0
```

 Priority of an interrupt under execution should be stored





# Interrupt Priorities

- What if two interrupt sources interrupt at the same time?
- The interrupt with the highest PRIORITY gets serviced first.
- All interrupts have a default priority order.
- Priority can also be set to "high" or "low".





#### Interrupt SFRs

Figure 12.9. IE: Interrupt Enable

|   | R/W               | R/W   | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | Reset Value  |
|---|-------------------|-------|------|------|------|------|------|------|--------------|
|   | EA                | IEGF0 | ET2  | ES0  | ET1  | EX1  | ET0  | EX0  | 00000000     |
| _ | Bit7              | Bit6  | Bit5 | Bit4 | Bit3 | Bit2 | Bitl | Bit0 | SFR Address: |
|   | (bit addressable) |       |      |      |      |      |      | 0xA8 |              |
|   | T                 |       |      |      |      |      |      |      | )            |

Interrupt enables for the 5 original 8051 interrupts: Timer 2

Serial (UART0)

Timer 1

Global Interrupt Enable

– must be set to 1 for
any interrupt to be
enabled

External 1

1 = Enable Timer 0

0 = Disable External 0





# Interrupt Flag Bits

| Interrupt   | Flag | SFR Register & Bit Position |
|-------------|------|-----------------------------|
| External 0  | IE0  | TCON.1                      |
| External 1  | IE1  | TCON.3                      |
| Timer 1     | TF1  | TCON.7                      |
| Timer 0     | TF0  | TCON.5                      |
| Serial port | ΤI   | SCON.1                      |
| Serial Port | RI   | SCON.0                      |

The state of all interrupt sources is available through the respective flag bits in the SFRs.

If any interrupt is disabled, an interrupt does not occur, but software can still test the interrupt flag.





# **Interrupt Control**





#### **Application: LED**

ORG 0

LJMP MAIN

**ORG 0003H** 

LED1: MOV PO, #0FFH

MOV R0, #255

DJNZ RO, LED1

**RETI** 

**ORG 0013H** 

LED2: MOV P2, #0FFH

MOV RO, #255

DJNZ RO, LED1

**RETI** 

ORG 0030HH

MAIN: MOV IE, #85H ; enable INTO & INT1

AGAIN SJMP AGAIN





#### Application: Square wave Generator

MOV TMOD, #01

LOOP: MOV TLO, #0EEH

MOV THO, #0FFH

**CPL P1.0** 

**ACALL DELAY** 

SJMP LOOP

**DELAY:** SETB TRO

AGAIN: JNB TFO, AGAIN

**CLR TRO** 

CLR TFO

**RET** 





#### Application: Square wave Generator

ORG 0

LJMP MAIN

**ORG 000BH** 

**CPL P2.0** 

**RETI** 

**ORG 0040H** 

MAIN: MOV TMOD, #02H

MOV TH0, #-92

MOV IE, #82H

**SETB TRO** 

AGAIN: MOV A, P1

MOV PO, A

SJMP AGAIN





#### **Application: External Events**

Counting external events on P3-5

MOV TMOD, #01100000B

MOV TH1, #0

**SETB P3.5** 

AGAIN: SETB TR1

BACK: MOV A, TL1

MOV P1, A

JNB TF1, BACK

CLR TR1

CLR TF1

SJMP AGAIN





# Hybrid Approach

Two 16 bit timer/counter section

TH1 TL1

- MOV TLO, #FEH
- TCON Register

TF1 TR1 TF0 TR0 IE1 IT1 IE0 IT0

TMOD Register

GATE C/T M1 M0 GATE C/T M1 M0





# Thank You



