# CISC Design

## Clocking and Interrupt

#### Virendra Singh

Computer Architecture and Dependable Systems Lab
Department of Electrical Engineering

Indian Institute of Technology Bombay

http://www.ee.iitb.ac.in/~viren/

E-mail: viren@ee.iitb.ac.in

## FE-309: Microprocessors



**CADSL** 

#### **Internal Clocking**

- Four phase clocking
  - P1 source register is gated to internal bus
  - P2 the signal on internal bus is amplified and broadcast the length of bus
  - ❖ P3 the signal on internal bus is gated to the destination
  - ❖ P4 the bus is returned to the neutral state





#### **Internal Clocking**

- The clocking on chip has to allow for delay from the external bus
- Add new clock phase P4 prime

Split cycle (2 internal state in one external bus cycle)





#### **MIN Datapath**



Bus (EAB)

Bus (EDB)



#### **Internal Timing**





5

#### **Exceptions/Interrupt**

#### Interrupts

- **≻**Internal
  - Fixed point overflow
  - Divide by zero
  - Trace
- > External
  - Bus error
  - Peripheral service request
  - Reset request
  - Power on





#### **Deferred Interrupt**







#### **Immediate Interrupt**







# Thank You



