## RISC Design Pipelining

#### Virendra Singh

Computer Architecture and Dependable Systems Lab
Department of Electrical Engineering
Indian Institute of Technology Bombay

http://www.ee.iitb.ac.in/~viren/

E-mail: viren@ee.iitb.ac.in

#### FE-309: Microprocessors



**CADSL** 

## Example Instruction Set: DLX Subset

#### DLX Instruction – Subset

- Arithmetic and Logical Instructions
  - > add, sub, xor, and, sll
- Memory Reference Instructions
  - > lw, sw
- Branch
  - beq, j









#### Multi-cycle Datapath





# Beyond Single Cycle/ Multi-cycle Implementation





#### **Traffic Flow**





#### ILP: Instruction Level Parallelism

- Single-cycle and multi-cycle datapaths execute one instruction at a time.
- How can we get better performance?
- Answer: Execute multiple instruction at a time:
  - Pipelining Enhance a multi-cycle datapath to fetch one instruction every cycle.





#### **Automobile Team Assembly**





1 car assembled every four hours6 cars per day180 cars per month2,040 cars per year





#### **Automobile Assembly Line**



First car assembled in 4 hours (pipeline latency) thereafter 1 car per hour 21 cars on first day, thereafter 24 cars per day 717 cars per month 8,637 cars per year





#### Throughput: Team Assembly



Time of assembling one car = n hours

where *n* is the number of nearly equal subtasks, each requiring 1 unit of time

Throughput = 1/n cars per unit time



#### Throughput: Assembly Line



Time to complete first car = n time units (latency)

Cars completed in time T = T - n + 1

Throughput = 1-(n-1)/T car per unit time

Throughput (assembly line) = 
$$\frac{1 - (n-1)/T}{T} = \frac{n(n-1)}{T} \rightarrow n$$
  
Throughput (team assembly) =  $\frac{1/n}{T} = \frac{n - 1}{T} \rightarrow n$ 





#### Some Features of Assembly Line

Task 2



Task 1 1 hour



Task 3 1 hour



Task 4 1 hour



**Mechanical** 

**Electrical** 

**Painting** 

12

**Testing** 

Stall assembly line to fix the cause of defect

3 cars in the assembly line are suspects, to be removed (flush pipeline)

**Defect** found





#### Pipelining in a Computer

- ➤ Divide datapath into nearly equal tasks, to be performed serially and requiring non-overlapping resources.
- Insert registers at task boundaries in the datapath; registers pass the output data from one task as input data to the next task.
- > Synchronize tasks with a clock having a cycle time that just exceeds the time required by the longest task.
- Break each instruction down into a fixed number of tasks so that instructions can be executed in a staggered fashion.





#### Single-Cycle Datapath

| Instruction class                | Instr.<br>fetch<br>(IF) | Instr. Decode (also reg. file read) (ID) | Execution<br>(ALU<br>Operation)<br>(EX) | Data access (MEM) | Write Back (Reg. file write) (WB) | Total<br>time |
|----------------------------------|-------------------------|------------------------------------------|-----------------------------------------|-------------------|-----------------------------------|---------------|
| lw                               | 2ns                     | 1ns                                      | 2ns                                     | 2ns               | 1ns                               | 8ns           |
| SW                               | 2ns                     | 1ns                                      | 2ns                                     | 2ns               |                                   | 8ns           |
| R-format add, sub, and, xor, sll | 2ns                     | 1ns                                      | 2ns                                     |                   | 1ns                               | 8ns           |
| B-format, beq                    | 2ns                     | 1ns                                      | 2ns                                     |                   |                                   | 8ns           |

No operation on data; idle time equalizes instruction length to a fixed clock period.



CADSL

#### **Execution Time: Single-Cycle**



Clock cycle time = 8 ns

Total time for executing three w instructions = 24 ns





#### Pipelined Datapath

| Instruction class                   | Instr.<br>fetch<br>(IF) | Instr. Decode (also reg. file read) (ID) | Execution (ALU Operation) (EX) | Data access (MEM) | Write<br>Back<br>(Reg.<br>file<br>write)<br>(WB) | Total<br>time |
|-------------------------------------|-------------------------|------------------------------------------|--------------------------------|-------------------|--------------------------------------------------|---------------|
| lw                                  | 2ns                     | 1ris<br>2ns                              | 2ns                            | 2ns               | 1ris<br>2ns                                      | 10ns          |
| SW                                  | 2ns                     | 1ris<br>2ns                              | 2ns                            | 2ns               | 1ris<br>2ns                                      | 10ns          |
| R-format: add,<br>sub, and, or, slt | 2ns                     | 1ns<br>2ns                               | 2ns                            | 2ns               | 1ns<br>2ns                                       | 10ns          |
| B-format:<br>beq                    | 2ns                     | 1ns<br>2ns                               | 2ns                            | 2ns               | 1ns<br>2ns                                       | 10ns          |

No operation on data; idle time inserted to equalize instruction lengths.



CADSL

#### **Execution Time: Pipeline**



Clock cycle time = 2 ns, four times faster than single-cycle clock

Total time for executing three lw instructions = 14 ns

Performance ratio = 
$$\frac{\text{Single-cycle time}}{\text{Pipeline time}}$$
 =  $\frac{24}{-----}$  = 1.7





#### Pipeline Performance

Clock cycle time = 2 ns

1,003 lw instructions:

Single-cycle time 8,024

Performance ratio = 
$$\frac{\text{Single-cycle time}}{\text{Pipeline time}}$$
 =  $\frac{\text{3.98}}{\text{2,014}}$ 

10,003 lw instructions:

Performance ratio =  $80,024 / 20,014 = 3.998 \rightarrow Clock cycle ratio (4)$ 

Pipeline performance approaches clock-cycle ratio for long programs.







#### Pipelining of RISC Instructions



Although an instruction takes five clock cycles, one instruction is completed every cycle.





#### Pipeline Registers







#### Pipeline Register Functions

• Four pipeline registers are added:

| Register name | Data held                                         |
|---------------|---------------------------------------------------|
| IF/ID         | PC+4, Instruction word (IW)                       |
| ID/EX         | PC+4, R1, R2, IW(0-15) sign ext., IW(11-15)       |
| EX/MEM        | PC+4, zero, ALUResult, R2, IW(11-15) or IW(16-20) |
| MEM/WB        | M[ALUResult], ALUResult, IW(11-15) or IW(16-20)   |



22

#### Pipelined Datapath





#### Five-Cycle Pipeline







#### Add Instruction

add R8, R17, R18

Machine instruction word

000000 10001 10010 01000 00000 100000

opcode \$s1 \$s2 \$t0 function







#### Pipelined Datapath Executing add







#### **Load Instruction**

• lw R8, 1200 (R9)

100011 01001 01000 0000 0100 1000 0000

opcode R9 R8 1200





#### Pipelined Datapath Executing Iw





#### Store Instruction

sw R8, 1200 (R9)
 101011 01001 01000 0000 0100 1000 0000
 opcode R9 R8 1200







#### Pipelined Datapath Executing sw





#### **Executing a Program**

#### Consider a five-instruction segment:

lw R10, 20(R1)

sub R11, R2, R3

add R12, R3, R4

lw R13, 24(R1)

add R14, R5, R6





#### **Program Execution**



#### CC5

MEM: WB: IF: add R14, R5, R6 ID: lw R13, 24(R1) EX: add R12, R3, R4 sub R11, R2, R3 lw R10, 20(R1)





#### Single Lane Traffic





#### Advantages of Pipeline

- After the fifth cycle (CC5), one instruction is completed each cycle; CPI ≈ 1, neglecting the initial pipeline latency of 5 cycles.
  - Pipeline latency is defined as the number of stages in the pipeline, or
  - The number of clock cycles after which the first instruction is completed.
- The clock cycle time is about four times shorter than that of single-cycle datapath and about the same as that of multicycle datapath.
- For multicycle datapath, CPI = 3. ....
- So, pipelined execution is faster, but . . .





### Thank You



