# RISC Design Pipeline Hazards

## Virendra Singh

Computer Architecture and Dependable Systems Lab
Department of Electrical Engineering
Indian Institute of Technology Bombay

http://www.ee.iitb.ac.in/~viren/

E-mail: viren@ee.iitb.ac.in

# EE-309: Microprocessors



**CADSL** 

# Pipelining of RISC Instructions



Although an instruction takes five clock cycles, one instruction is completed every cycle.





### Pipeline Hazards

- Definition: Hazard in a pipeline is a situation in which the next instruction cannot complete execution one clock cycle after completion of the present instruction.
- Three types of hazards:
  - Structural hazard (resource conflict)
  - Data hazard
  - Control hazard





#### **Data Hazard**

- Data hazard means that an instruction cannot be completed because the needed data, to be generated by another instruction in the pipeline, is not available.
- Example: consider two instructions:
  - add R0, R1, R2
  - sub R3, R0, R4 # needs R0





# **Example of Data Hazard**



Read R0 and R4 in CC3



We need to read R0 from reg file in cycle 3 But R0 will not be written in reg file until cycle 5



However, R0 will only be used in cycle 4 And it is available at the end of cycle 3





# Forwarding Unit Hardware





# Forwarding Alone May Not Work







## Use Bubble and Forwarding







### **Hazard Detection Unit Hardware**





# Resolving Hazards

- ➤ Hazards are resolved by Hazard detection and forwarding units.
- Compiler's understanding of how these units work can improve performance.

# Avoiding Stall by Code Reorder

```
C code:
```

A = B + E;C = B + F;

#### DLX code:

| lw  | R1,         | 0(R0)   |
|-----|-------------|---------|
| lw  | R2,         | 4(R0)   |
| add | <b>R3</b> , | R1, R2  |
| sw  | R3,         | 12(R0)  |
| lw  | R4,         | 8(R0)   |
| add | <b>R5</b> , | R1, R4  |
| SW  | R5.         | 16.(R0) |







#### Reordered Code

```
C code:
       A = B + E;
       C = B + F;
DLX code:
                      0(R0)
       lw
               R1,
               R2,
                      4(R0)
       lw
                      8(R0)
               R4,
       lw
               R3,
                      R1, R2
       add
                                     no hazard
                      12(R0)
               R3,
       SW
                      R1, R4
       add
               R5,
                                     no hazard
                      16,(R0)
               R5,
       SW
```





12

#### **Control Hazard**

- Instruction to be fetched is not known!
- Example: Instruction being executed is branch-type, which will determine the next instruction:

```
add R4, R5, R6
beq R1, R2, 40
next instruction
```

. . .

40and R7, R8, R9





### Stall on Branch







# Why Only One Stall?

- Extra hardware in ID phase:
  - Additional ALU to compute branch address
  - Comparator to generate zero signal
  - Hazard detection unit writes the branch address in PC





# Ways to Handle Branch

- Stall or bubble
- Branch prediction:
  - Heuristics
    - Next instruction
    - Prediction based on statistics (dynamic)
    - Hardware decision (dynamic)
  - Prediction error: pipeline flush
- Delayed branch





### Delayed Branch Example

Stall on branch
 add R4, R5, R6
 beq R1, R2, skip
 next instruction

. . .

*skip* or R7, R8, R9

Delayed branch
 beq R1, R2, skip
 add R4, R5, R6
 next instruction
 skip or R7, R8, R9

17

Instruction executed irrespective of branch decision



# **Delayed Branch**







18

# **Delayed Branch**







19

### **Branch Hazard**

- Consider heuristic branch not taken.
- Continue fetching instructions in sequence following the branch instructions.
- If branch is taken (indicated by zero output of ALU):
  - Control generates branch signal in ID cycle.
  - branch activates PCSource signal in the MEM cycle to load PC with new branch address.
  - Three instructions in the pipeline must be flushed if branch is taken – can this penalty be reduced?





#### **Branch Not Taken**



EE-309@IITB



#### **Branch Taken**







### **Branch Prediction**

- Useful for program loops.
- A one-bit prediction scheme: a one-bit buffer carries a "history bit" that tells what happened on the last branch instruction
  - History bit = 1, branch was taken
  - History bit = 0, branch was not taken







### **Branch Prediction**





#### **Branch Prediction for a Loop**

#### **Execution of Instruction 4**



| Execu         | Old          | Next instr. |    |      | New          | Predi |
|---------------|--------------|-------------|----|------|--------------|-------|
| -tion<br>seq. | hist.<br>bit | Pred.       | 1  | Act. | hist.<br>bit | ction |
| 1             | 0            | 5           | 1  | 2    | _ 1          | Bad   |
| 2             | 1            | 2           | 2  | 2    | 1            | Good  |
| 3             | 1            | 2           | 3  | 2    | 1            | Good  |
| 4             | 1            | 2           | 4  | 2    | 1            | Good  |
| 5             | 1            | 2           | 5  | 2    | 1            | Good  |
| 6             | 1            | 2           | 6  | 2    | 1            | Good  |
| 7             | 1            | 2           | 7  | 2    | 1            | Good  |
| 8             | 1            | 2           | 8  | 2    | 1            | Good  |
| 9             | 1            | 2           | 9  | 2    | 1            | Good  |
| 10            | 1            | 2           | 10 | 5    | 0            | Bad   |

h.bit = 0 *branch not taken*, h.bit = 1 *branch taken*.





#### Two-Bit Prediction Buffer

Can improve correct prediction statistics.







## **Branch Prediction for a Loop**



#### **Execution of Instruction 4**

| Execu         | Old          | Next instr. |    |      | New          | Predi |
|---------------|--------------|-------------|----|------|--------------|-------|
| -tion<br>seq. | Pred.<br>Buf | Pred.       | _  | Act. | pred.<br>Buf | ction |
| 1             | 10           | 2           | 1  | 2    | _11          | Good  |
| 2             | 11 🕶         | 2           | 2  | 2    | 11           | Good  |
| 3             | 11 🕶         | 2           | 3  | 2    | <u> </u>     | Good  |
| 4             | 11           | 2           | 4  | 2    | <u>-11</u>   | Good  |
| 5             | 11 🕶         | 2           | 5  | 2    | <u> </u>     | Good  |
| 6             | 11 🕶         | 2           | 6  | 2    | 11           | Good  |
| 7             | 11 🕶         | 2           | 7  | 2    | 11           | Good  |
| 8             | 11 🕶         | 2           | 8  | 2    | <u>-11</u>   | Good  |
| 9             | 11           | 2           | 9  | 2    | <u>-11</u>   | Good  |
| 10            | 11           | 2           | 10 | 5    | 10           | Bad   |





# Summary: Hazards

#### Structural hazards

- Cause: resource conflict
- Remedies: (i) hardware resources, (ii) stall (bubble)

#### Data hazards

- Cause: data unavailablity
- Remedies: (i) forwarding, (ii) stall (bubble), (iii) code reordering

#### Control hazards

- Cause: out-of-sequence execution (branch or jump)
- Remedies: (i) stall (bubble), (ii) branch prediction/pipeline flush, (iii) delayed branch/pipeline flush





# Thank You



