# ECS 154B Discussion 1

January 7th, 2022

### Goals

- An overview of Chisel.
- How to start assignment 1.

# Offices Hours, Campuswire, Gradescope stuff

- Offices Hours: TBD
- For questions about homework assignments -> ideally, Campuswire
  - Public questions: might get help quicker.
  - Private questions: questions that expose part of your answer, or not.
- Submissions: via Gradescope for both diagram and code.
  - Need to setup grading stuff, will be available later.

# Resources for Singularity, Chisel, and RISC-V

- Setting up singularity:
   <a href="https://github.com/jlpteaching/dinocpu-wq22/blob/main/documentation/singula-rity.md">https://github.com/jlpteaching/dinocpu-wq22/blob/main/documentation/singula-rity.md</a>
- Chisel docs: <a href="https://www.chisel-lang.org/chisel3/docs/introduction.html">https://www.chisel-lang.org/chisel3/docs/introduction.html</a>
- RISC-V specs: <a href="https://riscv.org/technical/specifications/">https://riscv.org/technical/specifications/</a>
- Quick RISC-V specs: <a href="http://riscvbook.com/">http://riscvbook.com/</a>
- Search Engine Usage: better results using "chisel lang".

### Chisel

- Hardware description language (HDL) for designing digital circuits.
  - Other HDLs are Verilog, VHDL, etc.
- Built on top of Scala.
- Uses the power of a modern programming language to describe complex and parameterized circuits.

# Why Chisel?

- Design hardware via a high level programming language.
- Allow developing hardware as a test-driven development process.
- Allow fast development process.
- The industry (and academia) uses it.
  - Google Edge TPU
  - SiFive

- https://github.com/jlpteaching/dinocpu-wq22/blob/main/documentation/chiselnotes/cheat-sheet.md
- https://github.com/freechipsproject/chisel-cheatsheet/releases/latest/downloa
   d/chisel\_cheatsheet.pdf

- Boolean

```
val x = Bool() // declare a variable
x := true.B // converting Scala's true to Chisel
x := false.B // converting Scala's false to Chisel
```

Integers

```
UInt(32.W) // Chisel 32-bit unsigned integer

UInt() // Chisel unsigned integer with an unknown width (will be inferred)

77.U // converting Scala int literal (32 bits) to Chisel unsigned int

77L.U // converting Scala long literal (64 bits) to Chisel unsigned int

3.S(2.W) // Chisel 2-bit signed integer (e.g. -1)

"b01011".U // converting a string of binary literal to Chisel unsigned int
```

Arithmetics, e.g.

```
val x = UInt(3.W)

val y = x + 2.U // Chisel unsigned ints addition

val z = x - 2.U // Chisel unsigned ints subtraction

val t = x >> 2.U // Chisel unsigned int shift right
```

Comparisons,

```
x === y // equality between two Chisel objects x =/= 3.U // inequality between two Chisel objects
```

More complete cheat sheet:

https://github.com/freechipsproject/chisel-cheatsheet/releases/latest/download/chisel\_cheatsheet.pdf

State elements (registers)

```
val x = Reg(UInt(64.W)) // x is a 64-bit register

val y = RegInit(1.U(32.W)) // y is a 32-bit register

// y has the value of 1 when the system starts
```

Setting/Getting value of registers

- Creating a new wire: val x = Wire(UInt())
- Connecting two wires: y := x
- Getting a bit from a wire:

```
x(31) // get bit 32 from wire x (bit 0 is the least significant bit)
```

Getting multiple bits from a wire:

```
x(6, 0) // get bits from bit 6 to bit 0 (inclusive)
```

Concatenate bits:

Branching: when-elsewhen-otherwise

```
when(value === 0.U) { x := "b001".U }
.elsewhen(value > 0.S) { x := "b010".U }
.otherwise { x := "b100".U }
```

- Mux:

```
x := Mux(selector, true_value, false_value)
```

- Mux is similar to:

```
when(selector === 1.U) { x := true_value }
.otherwise { x := false_value }
```

- Bundles: grouping a set of wires (e.g., grouping I/O).
- E.g.,

```
val io = IO(new Bundle{
    val inputx = Input(UInt(64.W))

val inputy = Input(UInt(64.W))

val result = Output(UInt(64.W))

})
```

Getting the output:

```
x := io.result
```

Setting the inputs:

```
io.inputx := y
```



# Simple Example



### Notes

- For all assignments,
  - RISC-V instructions are 32 bits wide.
  - Registers are 64 bits wide.
  - Addresses are 64 bits wide.

- Width of each wire must be specified.



- R-type instruction format

| 31     | 25 24 | 20 19 | 15 14  | 12 11 | 7 6    | 0        |
|--------|-------|-------|--------|-------|--------|----------|
| funct7 | rs2   | rs1   | funct3 | rd    | opcode | e R-type |

- Meaning,

$$reg[rd] = reg[rs1] < op > reg[rs2]$$

<op> is determined by funct3 and funct7

- R-type instruction format

| 31     | 25 24 | 20 19 | 15 14  | 12 11 | 7 6    | 0        |
|--------|-------|-------|--------|-------|--------|----------|
| funct7 | rs2   | rs1   | funct3 | rd    | opcode | e R-type |

- Meaning,

$$reg[rd] = reg[rs1] < op > reg[rs2]$$

<op> is determined by funct3 and funct7

### Assignment 1 Notes: diagram

- Each component has its inputs and outputs described in its the scala file.
  - <a href="https://github.com/jlpteaching/dinocpu-wq22/blob/main/src/main/scala/components/alucontrol.scala/">https://github.com/jlpteaching/dinocpu-wq22/blob/main/src/main/scala/components/alucontrol.scala/</a>
- You don't need to modify the Control Unit, and you also don't need to wire more wires from/to Control Unit.

# Assignment 1 Notes: implementing

- The diagram should be useful.
- If the CSIF machine you are working on does not have singularity, you can
  use this command,
  - /home/jlp/singularity-ce/bin/singularity run library://jlowepower/default/dinocpu

# Assignment 1 Notes: testing

- There's a command for testing each part at the end of each part.
  - E.g., part 1: Lab1 / testOnly dinocpu.SingleCycleAddTesterLab1
- The risc-v binaries (and their assembly) used for testing can be found at:
   <a href="https://github.com/jlpteaching/dinocpu-wq22/tree/main/src/test/resources/risc-v">https://github.com/jlpteaching/dinocpu-wq22/tree/main/src/test/resources/risc-v</a>
  - E.g. assembly of add1: <a href="https://github.com/jlpteaching/dinocpu-wq22/blob/main/src/test/resources/risc-v/add1.riscv">https://github.com/jlpteaching/dinocpu-wq22/blob/main/src/test/resources/risc-v/add1.riscv</a>
- Inputs and expected outputs for each test:
   <a href="https://github.com/jlpteaching/dinocpu-wq22/blob/main/src/main/scala/testing/lnstTests.scala">https://github.com/jlpteaching/dinocpu-wq22/blob/main/src/main/scala/testing/lnstTests.scala</a>

## Assignment 1 Notes: testing

- Understanding RISC-V assembly:
  - Register names: figure on the right
  - Instructions:
    - Format: <op> rd, rs1, rs2
    - E.g.: add t0, t1, t2
    - Meaning: t0 = t1 + t2
    - All t0, t1, t2 are treated as 64-bit integers.
    - The values of t1 and t2 do not change.

| Register | ABI Name | Description                       | Saver  |
|----------|----------|-----------------------------------|--------|
| x0       | zero     | Hard-wired zero                   |        |
| x1       | ra       | Return address                    | Caller |
| x2       | sp       | Stack pointer                     | Callee |
| x3       | gp       | Global pointer                    | -      |
| x4       | tp       | Thread pointer                    | _      |
| x5       | t0       | Temporary/alternate link register | Caller |
| x6-7     | t1-2     | Temporaries                       | Caller |
| x8       | s0/fp    | Saved register/frame pointer      | Callee |
| x9       | s1       | Saved register                    | Callee |
| x10-11   | a0-1     | Function arguments/return values  | Caller |
| x12-17   | a2-7     | Function arguments                | Caller |
| x18-27   | s2-11    | Saved registers                   | Callee |
| x28-31   | t3-6     | Temporaries                       | Caller |
| f0-7     | ft0-7    | FP temporaries                    | Caller |
| f8-9     | fs0-1    | FP saved registers                | Callee |
| f10-11   | fa0-1    | FP arguments/return values        | Caller |
| f12-17   | fa2-7    | FP arguments                      | Caller |
| f18-27   | fs2-11   | FP saved registers                | Callee |
| f28-31   | ft8-11   | FP temporaries                    | Caller |

## Assignment 1 Notes: testing

- RISC-V 64-bit word instructions:
  - Has suffix of "w"; e.g. addw
  - Format: <op> rd, rs1, rs2
  - E.g.: addw t0, t1, t2
  - Meaning: t0 = t1 + t2
  - t1 and t2 are treated as 32-bit integers (i.e. only bit 31 -> bit 0 are used for both registers).
  - The 32-bit result of (t1+t2) sign extended to 64-bit then assigned to t0.
  - The values of t1 and t2 do not change.
  - The ALU has already implemented this.

# Assignment 1 Notes: debugging

- dinocpu.singlestep debugger:

  https://github.com/jlpteaching/dinocpu-wq22/blob/main/documentation/singlestepping.md
- printf statements:
   https://github.com/jlpteaching/dinocpu-wq22/blob/main/documentation/chisel-notes/printf-debugging.md

- Start early.
- Campuswire.