## **ACKNOWLEDGEMENT**

Any achievement, be it scholastic or otherwise does not depend solely on the individual efforts but on the guidance, encouragement and cooperation of intellectuals, elders and friends. A number of personalities, in their own capacities have helped me in carrying out this project work. I would like to take this opportunity to thank them all.

I would like to thank my System Software lab teachers, **Prof. Vanishree K** and **Prof. Nagaraj G Cholli** from the Department of ISE, R.V.C.E for their invaluable advice and the guidance extended towards the completion of this project.

I deeply express my sincere gratitude to **Prof. Srinivas B K, Assistant Professor,** Department of ISE, R.V.C.E, Bengaluru, for his able guidance, regular source of encouragement and assistance throughout this project

I would like to thank **Dr. N. K. Cauvery**, Head of Department, Information Science & Engineering, R.V.C.E, Bengaluru, for her valuable suggestions and expert advice.

I would also like to thank **Dr. K. N. Subramanya**, Principal, R.V.C.E, Bengaluru, for his moral support towards completing my project work.

I thank my Parents, and all the Faculty members of Department of Information Science & Engineering for their constant support and encouragement.

Last, but not the least, I would like to thank my peers and friends who provided me with valuable suggestions to improve my project.

### **ABSTRACT**

The computer cannot understand our C program or any high level language. The HLL can be converted to an assembly language program, but that too is unreadable for the computer – which can read, to say naively, nothing but a stream of bits.

Assembler is a program that translates programs from assembly language to machine language. The assembler takes as input a stream of assembly commands, and generates as output a stream of equivalent binary instructions. The resulting code can be loaded as-is into the computer's memory, and then executed by the hardware.

The main purpose of this project is to design and implement a two pass assembler for 8086 microprocessor. This project is a small step towards writing such an assembler in Lex and Yacc and C language which is supposed to perform fundamental functions like translating mnemonic operation codes to their machine language equivalents and assigning machine addresses to symbolic labels and creation of an object file which can be linked. We make use of two data structures: - Operation Code table (optab), Symbol Table (symtab) both taking advantage of hash table properties.

The output of first pass is a symbol table which is constructed by assembler using location counter. It stores addresses of labels, so that it can be used during pass-2. Second pass uses the offset of symbols, provided by symbol table to generate operand address. It performs processing of assembler directives. It provides the assembly listing and object program. Thus second pass, solves the problem of forward references.

## **Table of Contents**

| Acknowledgement                          | i       |
|------------------------------------------|---------|
| Abstract                                 | ii      |
| Table of Contents                        | iii     |
| List of diagrams                         | vi      |
|                                          |         |
|                                          | Page No |
| Chapter 1                                |         |
| Introduction                             | 1       |
| 1.1 Problem Definition                   | 1       |
| 1.2 Purpose                              | 1       |
| 1.3 Scope                                | 1       |
| 1.4 Motivation                           | 2       |
| 1.5 Literature Review                    | 2       |
| 1.5.1 Existing System                    | 2       |
| 1.5.2 Proposed System                    | 3       |
| Chapter 2                                |         |
| Software Requirements and Specifications | 4       |
| 2.1 Overall description                  | 4       |
| 2.2 System requirements                  | 5       |
| 2.2.1 Functionality                      | 5       |
| 2.2.2 Performance                        | 8       |
| 2.2.3 Supportability                     | 8       |
| 2.3 Interfaces                           | 10      |
| Chapter 3                                |         |
| System Design                            | 12      |
| 3.1 Data Flow Diagrams                   | 12      |
| 3.1.1 Level 0 DFD                        | 12      |
| 3.1.2 Level 1 DFD                        | 12      |
|                                          |         |

|                | 3.1.3 Level 2 DFD                           | 13 |
|----------------|---------------------------------------------|----|
| 3.2            | 2 Data Structures Used                      | 14 |
| 3.3            | 3 Design Specification                      | 15 |
|                | 3.3.1 Input Specifications                  | 15 |
|                | 3.3.2 Output Specifications                 | 15 |
| 3.4 Flowcharts |                                             | 16 |
|                | 3.4.1 Pass 1 flowchart                      | 16 |
|                | 3.4.2 Pass 2 flowchart                      | 16 |
| Chapter 4      | 1                                           |    |
| Implemen       | ntation                                     | 17 |
| 4.1            | Programming Language Selection              | 17 |
| 4.2            | 2 Platform Selection                        | 17 |
| 4.3            | 3 Code Conventions                          | 17 |
| 4.4            | Implementation of 2 Pass Assembler          | 18 |
|                | 4.4.1 Lex                                   | 18 |
|                | 4.4.2 Yacc                                  | 18 |
|                | 4.4.3 C                                     | 19 |
| 4.5            | 5 Difficulties Faced                        | 19 |
| Chapter 5      | 5                                           |    |
| Testing        |                                             | 20 |
|                | 5.1 Testing Process                         | 20 |
|                | 5.2 Levels of Testing                       | 20 |
|                | 5.2.1 Unit Testing                          | 20 |
|                | 5.2.2 Integration Testing                   | 20 |
|                | 5.3.2 System Testing and Acceptance Testing | 21 |
|                | 5.3 Testing Environment                     | 21 |
|                | 5.4 Test Cases                              | 21 |

#### 2 PASS ASSEMBLER FOR 8086 MICROPROCESSOR

| Chapter 6               |    |  |
|-------------------------|----|--|
| Results and Inference   |    |  |
| Chapter 7               |    |  |
| Conclusions             | 25 |  |
| 7.1 Summary             | 25 |  |
| 7.2 Limitations         | 25 |  |
| 7.2 Future Enhancements | 25 |  |
| Bibliography            | 26 |  |
| APPENDIX A: Source code | 27 |  |

# **List of Figures**

| Fig 2.1 Three phases of assembly language program execution | 6  |
|-------------------------------------------------------------|----|
| Fig 3.1 DFD Level 0                                         | 12 |
| Fig 3.2 DFD Level 1                                         | 12 |
| Fig 3.3 DFD Level 2                                         | 13 |
| Fig 3.4.1 Pass 1 Flowchart                                  | 16 |
| Fig 3.4.2 Pass 2 Flowchart                                  | 16 |