# Computer Systems

Fifth edition
Documentation for Exam Handouts

J. Stanley Warford

March 22, 2016

Pep/9 Instruction set

| Instruction<br>Specifier | Mnemonic | Instruction                                  | Addressing<br>Mode         | Status<br>Bits |
|--------------------------|----------|----------------------------------------------|----------------------------|----------------|
| 0000 0000                | STOP     | Stop execution                               | U                          |                |
| 0000 0001                | RET      | Return from CALL                             | U                          |                |
| 0000 0010                | RETTR    | Return from trap                             | U                          |                |
| 0000 0011                | MOVSPA   | Move SP to A                                 | U                          |                |
| 0000 0100                | MOVFLGA  | Move NZVC flags to $A\langle 1215\rangle$    | U                          |                |
| 0000 0101                | MOVAFLG  | Move A $\langle 1215 \rangle$ to NZVC flags  | U                          |                |
| 0000 011r                | NOTr     | Bitwise invert r                             | U                          | NZ             |
| 0000 100r                | NEGr     | Negate r                                     | U                          | NZV            |
| 0000 101r                | ASLr     | Arithmetic shift left r                      | U                          | NZVC           |
| 0000 110r                | ASRr     | Arithmetic shift right r                     | U                          | NZC            |
| 0000 111r                | ROLr     | Rotate left r                                | U                          | C              |
| 0001 000r                | RORr     | Rotate right r                               | U                          | C              |
| 0001 001a                | BR       | Branch unconditional                         | i, x                       |                |
| 0001 010a                | BRLE     | Branch if less than or equal to              | i, x                       |                |
| 0001 011a                | BRLT     | Branch if less than                          | i, x                       |                |
| 0001 100a                | BREQ     | Branch if equal to                           | i, x                       |                |
| 0001 101a                | BRNE     | Branch if not equal to                       | i, x                       |                |
| 0001 110a                | BRGE     | Branch if greater than or equal to           | i, x                       |                |
| 0001 111a                | BRGT     | Branch if greater than                       | i, x                       |                |
| 0010 000a                | BRV      | Branch if V                                  | i, x                       |                |
| 0010 001a                | BRC      | Branch if C                                  | i, x                       |                |
| 0010 010a                | CALL     | Call subroutine                              | i, x                       |                |
| 0010 011n                | NOPn     | Unary no operation trap                      | U                          |                |
| 0010 1aaa                | NOP      | Nonunary no operation trap                   | i                          |                |
| 0011 0aaa                | DECI     | Decimal input trap                           | d, n, s, sf, x, sx, sfx    | NZV            |
| 0011 1aaa                | DECO     | Decimal output trap                          | i, d, n, s, sf, x, sx, sfx |                |
| 0100 0aaa                | HEXO     | Hexadecimal output trap                      | i, d, n, s, sf, x, sx, sfx |                |
| 0100 1aaa                | STRO     | String output trap                           | d, n, sf, x                |                |
| 0101 0aaa                | ADDSP    | Add to stack pointer (SP)                    | i, d, n, s, sf, x, sx, sfx | NZVC           |
| 0101 1aaa                | SUBSP    | Subtract from stack pointer (SP)             | i, d, n, s, sf, x, sx, sfx | NZVC           |
| 0110 raaa                | ADDr     | Add to r                                     | i, d, n, s, sf, x, sx, sfx | NZVC           |
| 0111 raaa                | SUBr     | Subtract from r                              | i, d, n, s, sf, x, sx, sfx | NZVC           |
| 1000 raaa                | ANDr     | Bitwise AND to r                             | i, d, n, s, sf, x, sx, sfx | NZ             |
| 1001 raaa                | ORr      | Bitwise OR to r                              | i, d, n, s, sf, x, sx, sfx | NZ             |
| 1010 raaa                | CPWr     | Compare word to r                            | i, d, n, s, sf, x, sx, sfx | NZVC           |
| 1011 raaa                | CPBr     | Compare byte to $r(815)$                     | i, d, n, s, sf, x, sx, sfx | NZVC           |
| 1100 raaa                | LDWr     | Load word r from memory                      | i, d, n, s, sf, x, sx, sfx | NZ             |
| 1101 raaa                | LDBr     | Load byte $r\langle 815 \rangle$ from memory | i, d, n, s, sf, x, sx, sfx | NZ             |
| 1110 raaa                | STWr     | Store word r to memory                       | d, n, s, sf, x, sx, sfx    |                |
| 1111 raaa                | STBr     | Store byte $r(815)$ to memory                | d, n, s, sf, x, sx, sfx    |                |

```
Instruction
                    Register transfer language specification
STOP
                    Stop execution
                    PC \leftarrow Mem[SP]; SP \leftarrow SP + 2
RET
                    NZVC \leftarrow Mem[SP](4..7); A \leftarrow Mem[SP+1]; X \leftarrow Mem[SP+3]; PC \leftarrow Mem[SP+5]; SP \leftarrow Mem[SP+7]
RETTR
MOVSPA
                    A \leftarrow SP
                    A(8..11) \leftarrow 0, A(12..15) \leftarrow NZVC
MOVFLGA
MOVAFLG
                    NZVC \leftarrow A\langle 12..15\rangle
                    r \leftarrow \neg r; N \leftarrow r < 0, Z \leftarrow r = 0
NOTr
                    r \leftarrow -r; N \leftarrow r < 0, Z \leftarrow r = 0, V \leftarrow \{overflow\}
NEGr
ASLr
                    C \leftarrow r\langle 0 \rangle, r\langle 0...14 \rangle \leftarrow r\langle 1...15 \rangle, r\langle 15 \rangle \leftarrow 0; N \leftarrow r < 0, Z \leftarrow r = 0, V \leftarrow \{overflow\}
                    C \leftarrow r\langle 15 \rangle, r\langle 1...15 \rangle \leftarrow r\langle 0...14 \rangle; N \leftarrow r < 0, Z \leftarrow r = 0
ASRr
ROLr
                    C \leftarrow r\langle 0 \rangle, r\langle 0..14 \rangle \leftarrow r\langle 1..15 \rangle, r\langle 15 \rangle \leftarrow C
                    C \leftarrow r\langle 15 \rangle, r\langle 1...15 \rangle \leftarrow r\langle 0...14 \rangle, r\langle 0 \rangle \leftarrow C
RORr
                    PC \leftarrow Oprnd
BR
                    N = 1 \lor Z = 1 \Rightarrow PC \leftarrow Oprnd
BRLE
                    N = 1 \Rightarrow PC \leftarrow Oprnd
BRLT
BREO
                    Z = 1 \Rightarrow PC \leftarrow Oprnd
                    Z = 0 \Rightarrow PC \leftarrow Oprnd
BRNE
                    N = 0 \Rightarrow PC \leftarrow Oprnd
BRGE
                    N = 0 \land Z = 0 \Rightarrow PC \leftarrow Oprnd
BRGT
                    V = 1 \Rightarrow PC \leftarrow Oprnd
BRV
BRC
                    C = 1 \Rightarrow PC \leftarrow Oprnd
CALL
                    SP \leftarrow SP - 2; Mem[SP] \leftarrow PC; PC \leftarrow Oprnd
NOPn
                    Trap: Unary no operation
NOP
                    Trap: Nonunary no operation
                    Trap: Oprnd \leftarrow \{decimal\ input\}
DECI
DECO
                    Trap: \{decimal\ output\} \leftarrow Oprnd
HEXO
                    Trap: \{hexadecimal\ output\} \leftarrow Oprnd
STRO
                    Trap: \{string\ output\} \leftarrow Oprnd
                    SP \leftarrow SP + Oprnd
ADDSP
SUBSP
                    SP \leftarrow SP - Oprnd
ADDr
                    r \leftarrow r + Oprnd; N \leftarrow r < 0, Z \leftarrow r = 0, V \leftarrow \{overflow\}, C \leftarrow \{carry\}
                    r \leftarrow r - Oprnd; N \leftarrow r < 0, Z \leftarrow r = 0, V \leftarrow \{overflow\}, C \leftarrow \{carry\}
SUBr
ANDr
                    r \leftarrow r \land Oprnd : N \leftarrow r < 0 , Z \leftarrow r = 0
                    r \leftarrow r \lor Oprnd; N \leftarrow r < 0, Z \leftarrow r = 0
ORr
CPWr
                    T \leftarrow r - Oprnd; N \leftarrow T < 0, Z \leftarrow T = 0, V \leftarrow \{overflow\}, C \leftarrow \{carry\}; N \leftarrow N \oplus V
CPBr
                    T \leftarrow r(8..15) – byte Oprnd; N \leftarrow T < 0, Z \leftarrow T = 0, V \leftarrow 0, C \leftarrow 0
                    r \leftarrow Oprnd; N \leftarrow r < 0, Z \leftarrow r = 0
LDWr
                    r(8..15) \leftarrow \text{byte Oprnd}; N \leftarrow 0, Z \leftarrow r(8..15) = 0
LDBr
STWr
                    Oprnd \leftarrow r
STBr
                    byte Oprnd \leftarrow r\langle 8..15 \rangle
Trap
                    T \leftarrow \text{Mem}[FFF6]; \text{Mem}[T-1] \leftarrow IR(0..7); \text{Mem}[T-3] \leftarrow SP; \text{Mem}[T-5] \leftarrow PC; \text{Mem}[T-7] \leftarrow X;
                    Mem[T-9] \leftarrow A; Mem[T-10]\langle 4...7 \rangle \leftarrow NZVC; SP \leftarrow T-10; PC \leftarrow Mem[FFFE]
```

Pep/9 ASCII chart

| Char | Bin      | Hex | Char | Bin      | Hex | Char | Bin      | Hex | Char   | Bin      | Hex |
|------|----------|-----|------|----------|-----|------|----------|-----|--------|----------|-----|
|      |          |     |      |          |     |      |          |     | \ \    |          |     |
| NUL  | 000 0000 | 00  | SP   | 010 0000 | 20  | @    | 100 0000 | 40  |        | 110 0000 | 60  |
| SOH  | 000 0001 | 01  | !    | 010 0001 | 21  | A    | 100 0001 | 41  | a<br>h | 110 0001 | 61  |
| STX  | 000 0010 | 02  |      | 010 0010 | 22  | В    | 100 0010 | 42  | b      | 110 0010 | 62  |
| ETX  | 000 0011 | 03  | #    | 010 0011 | 23  | C    | 100 0011 | 43  | C      | 110 0011 | 63  |
| EOT  | 000 0100 | 04  | \$   | 010 0100 | 24  | D    | 100 0100 | 44  | d      | 110 0100 | 64  |
| ENQ  | 000 0101 | 05  | %    | 010 0101 | 25  | E    | 100 0101 | 45  | e      | 110 0101 | 65  |
| ACK  | 000 0110 | 06  | &    | 010 0110 | 26  | F    | 100 0110 | 46  | f      | 110 0110 | 66  |
| BEL  | 000 0111 | 07  | '    | 010 0111 | 27  | G    | 100 0111 | 47  | g      | 110 0111 | 67  |
| BS   | 000 1000 | 08  | (    | 010 1000 | 28  | H    | 100 1000 | 48  | h      | 110 1000 | 68  |
| HT   | 000 1001 | 09  | )    | 010 1001 | 29  | I    | 100 1001 | 49  | i      | 110 1001 | 69  |
| LF   | 000 1010 | 0A  | *    | 010 1010 | 2A  | J    | 100 1010 | 4A  | j      | 110 1010 | 6A  |
| VT   | 000 1011 | 0B  | +    | 010 1011 | 2B  | K    | 100 1011 | 4B  | k      | 110 1011 | 6B  |
| FF   | 000 1100 | 0C  | ,    | 010 1100 | 2C  | L    | 100 1100 | 4C  | 1      | 110 1100 | 6C  |
| CR   | 000 1101 | 0D  | -    | 010 1101 | 2D  | M    | 100 1101 | 4D  | m      | 110 1101 | 6D  |
| SO   | 000 1110 | 0E  |      | 010 1110 | 2E  | N    | 100 1110 | 4E  | n      | 110 1110 | 6E  |
| SI   | 000 1111 | OF  | /    | 010 1111 | 2F  | 0    | 100 1111 | 4F  | 0      | 110 1111 | 6F  |
| DLE  | 001 0000 | 10  | 0    | 011 0000 | 30  | P    | 101 0000 | 50  | р      | 111 0000 | 70  |
| DC1  | 001 0001 | 11  | 1    | 011 0001 | 31  | Q    | 101 0001 | 51  | đ      | 111 0001 | 71  |
| DC2  | 001 0010 | 12  | 2    | 011 0010 | 32  | R    | 101 0010 | 52  | r      | 111 0010 | 72  |
| DC3  | 001 0011 | 13  | 3    | 011 0011 | 33  | S    | 101 0011 | 53  | S      | 111 0011 | 73  |
| DC4  | 001 0100 | 14  | 4    | 011 0100 | 34  | T    | 101 0100 | 54  | t      | 111 0100 | 74  |
| NAK  | 001 0101 | 15  | 5    | 011 0101 | 35  | U    | 101 0101 | 55  | u      | 111 0101 | 75  |
| SYN  | 001 0110 | 16  | 6    | 011 0110 | 36  | V    | 101 0110 | 56  | V      | 111 0110 | 76  |
| ETB  | 001 0111 | 17  | 7    | 011 0111 | 37  | W    | 101 0111 | 57  | W      | 111 0111 | 77  |
| CAN  | 001 1000 | 18  | 8    | 011 1000 | 38  | X    | 101 1000 | 58  | x      | 111 1000 | 78  |
| EM   | 001 1001 | 19  | 9    | 011 1001 | 39  | Y    | 101 1001 | 59  | У      | 111 1001 | 79  |
| SUB  | 001 1010 | 1A  | :    | 011 1010 | 3A  | Z    | 101 1010 | 5A  | Z      | 111 1010 | 7A  |
| ESC  | 001 1011 | 1B  | ;    | 011 1011 | 3B  | [    | 101 1011 | 5B  | {      | 111 1011 | 7B  |
| FS   | 001 1100 | 1C  | <    | 011 1100 | 3C  | \    | 101 1100 | 5C  | İ      | 111 1100 | 7C  |
| GS   | 001 1101 | 1D  | =    | 011 1101 | 3D  | ]    | 101 1101 | 5D  | }      | 111 1101 | 7D  |
| RS   | 001 1110 | 1E  | >    | 011 1110 | 3E  | ^    | 101 1110 | 5E  | ~      | 111 1110 | 7E  |
| US   | 001 1111 | 1F  | ?    | 011 1111 | 3F  | _    | 101 1111 | 5F  | DEL    | 111 1111 | 7F  |

### **Abbreviations for Control Characters**

| NUL | null, or all zeros    | FF  | form feed                 | CAN | cancel           |
|-----|-----------------------|-----|---------------------------|-----|------------------|
| SOH | start of heading      | CR  | carriage return           | EM  | end of medium    |
| STX | start of text         | SO  | shift out                 | SUB | substitute       |
| ETX | end of text           | SI  | shift in                  | ESC | escape           |
| EOT | end of transmission   | DLE | data link escape          | FS  | file separator   |
| ENQ | enquiry               | DC1 | device control 1          | GS  | group separator  |
| ACK | acknowledge           | DC2 | device control 2          | RS  | record separator |
| BEL | bell                  | DC3 | device control 3          | US  | unit separator   |
| BS  | backspace             | DC4 | device control 4          | SP  | space            |
| HT  | horizontal tabulation | NAK | negative acknowledge      | DEL | delete           |
| LF  | line feed             | SYN | synchronous idle          |     |                  |
| VT  | vertical tabulation   | ETB | end of transmission block |     |                  |

## Central processing unit (CPU)



| Instruction specifier                        |  |  |  |  |  |  |  |  |  |  |  |  |  |
|----------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|--|--|
| Operand specifier                            |  |  |  |  |  |  |  |  |  |  |  |  |  |
| (a) The two parts of a nonunary instruction. |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Instruction specifier                        |  |  |  |  |  |  |  |  |  |  |  |  |  |

| aaa | Addressing Mode         |
|-----|-------------------------|
| 000 | Immediate               |
| 001 | Direct                  |
| 010 | Indirect                |
| 011 | Stack-relative          |
| 100 | Stack-relative deferred |
| 101 | Indexed                 |
| 110 | Stack-indexed           |
| 111 | Stack-deferred indexed  |

| а                           | Addressing Mode |  |  |  |  |  |
|-----------------------------|-----------------|--|--|--|--|--|
| 0                           | Immediate       |  |  |  |  |  |
| 1                           | Indexed         |  |  |  |  |  |
| (b) The addressing-a field. |                 |  |  |  |  |  |

| r | Register          |
|---|-------------------|
| 0 | Accumulator, A    |
| 1 | Index register, X |

(c) The register-r field.

(b) A unary instruction.

(a) The addressing-aaa field.

| Addressing Mode         | aaa | Letters | Operand                  |
|-------------------------|-----|---------|--------------------------|
| Immediate               | 000 | i       | OprndSpec                |
| Direct                  | 001 | d       | Mem[OprndSpec]           |
| Indirect                | 010 | n       | Mem[Mem[OprndSpec]]      |
| Stack-relative          | 011 | S       | Mem[SP+OprndSpec]        |
| Stack-relative deferred | 100 | sf      | Mem[Mem[SP+OprndSpec]]   |
| Indexed                 | 101 | Х       | Mem[OprndSpec+X]         |
| Stack-indexed           | 110 | SX      | Mem[SP+OprndSpec+X]      |
| Stack-deferred indexed  | 111 | sfx     | Mem[Mem[SP+OprndSpec]+X] |

Pep/9 Memory map

The shaded portion is ROM.



Pep/9 Arithmetic Logic Unit



| ALU Control |       |                                | Status Bits |      |      |      |
|-------------|-------|--------------------------------|-------------|------|------|------|
| (bin)       | (dec) | Result                         | N           | Zout | V    | Cout |
| 0000        | 0     | А                              | Ν           | Z    | 0    | 0    |
| 0001        | 1     | A plus B                       | Ν           | Z    | V    | С    |
| 0010        | 2     | A plus B plus Cin              | Ν           | Z    | V    | С    |
| 0011        | 3     | A plus $\overline{B}$ plus 1   | Ν           | Z    | V    | С    |
| 0100        | 4     | A plus $\overline{B}$ plus Cin | Ν           | Z    | V    | С    |
| 0101        | 5     | A · B                          | Ν           | Z    | 0    | 0    |
| 0110        | 6     | A · B                          | Ν           | Z    | 0    | 0    |
| 0111        | 7     | A + B                          | Ν           | Z    | 0    | 0    |
| 1000        | 8     | A + B                          | Ν           | Z    | 0    | 0    |
| 1001        | 9     | $A \oplus B$                   | Ν           | Z    | 0    | 0    |
| 1010        | 10    | Ā                              | Ν           | Z    | 0    | 0    |
| 1011        | 11    | ASL A                          | Ν           | Z    | V    | С    |
| 1100        | 12    | ROL A                          | Ν           | Z    | V    | С    |
| 1101        | 13    | ASR A                          | Ν           | Z    | 0    | С    |
| 1110        | 14    | ROR A                          | Ν           | Z    | 0    | С    |
| 1111        | 15    | 0                              | A<4>        | A<5> | A<6> | A<7> |

Pep/9 CPU data section





Pep/9 System bus protocols

### The memory read bus protocol

The bus protocol for a memory read over the Pep/9 system bus requires three consecutive cycles, with MemRead asserted on each cycle. The read operation must adhere to the following specification:

- You must clock the address into the MAR before the first MemRead cycle.
- You must clock the data into the MDR from the system bus on or before the third MemRead cycle.
- On the third MemRead cycle, you cannot clock a new value into MAR in anticipation of a following memory operation.

## The memory write bus protocol

The bus protocol for a memory write requires three consecutive cycles, with MemWrite asserted on each cycle. The write operation must adhere to the following specification:

- You must clock the address into the MAR before the first MemWrite cycle.
- On the first or second MemWrite cycle, you can clock the data to be written into the MDR.
- On the third MemWrite cycle, you can clock a new data value into the MDR in anticipation of a following memory write. However, you cannot clock a new address value into the MAR in anticipation of a following memory operation.

|        |    | 32 →       |
|--------|----|------------|
| \$zero | 0  | 0x00000000 |
| \$at   | 1  |            |
| \$v0   | 2  |            |
| \$v1   | 3  |            |
| \$a0   | 4  |            |
| \$a1   | 5  |            |
| \$a2   | 6  |            |
| \$a3   | 7  |            |
| \$t0   | 8  |            |
| \$t1   | 9  |            |
| \$t2   | 10 |            |
| \$t3   | 11 |            |
| \$t4   | 12 |            |
| \$t5   | 13 |            |
| \$t6   | 14 |            |
| \$t7   | 15 |            |

| \$s0 | 16 |  |
|------|----|--|
| \$s1 | 17 |  |
| \$s2 | 18 |  |
| \$s3 | 19 |  |
| \$s4 | 20 |  |
| \$s5 | 21 |  |
| \$s6 | 22 |  |
| \$s7 | 23 |  |
| \$t8 | 24 |  |
| \$t9 | 25 |  |
| \$k1 | 26 |  |
| \$k0 | 27 |  |
| \$gp | 28 |  |
| \$sp | 29 |  |
| \$fp | 30 |  |
| \$ra | 31 |  |

(a) MIPS registers.



PC SP MIPS Addressing modes

| Addressing      | Instruction | Operands              |                                                |                   |  |  |  |
|-----------------|-------------|-----------------------|------------------------------------------------|-------------------|--|--|--|
| Mode            | Туре        | Destination           | Source                                         | Source            |  |  |  |
| Immediate       | l-type      | Reg[rt]               | Reg[rs]                                        | SE(im)            |  |  |  |
| Register        | R-type      | Reg[rd]               | Reg[rs]                                        | Reg[rt]           |  |  |  |
| Base with load  | I-type      | Reg[rt]               | Mem[Reg[rb] + SE(im)]                          |                   |  |  |  |
| Base with store | I-type      | Mem[Reg[rb] + SE(im)] | Reg[rt]                                        |                   |  |  |  |
| PC-relative     | I-type      | PC                    | PC + 4                                         | $SE(im \times 4)$ |  |  |  |
| Pseudodirect    | J-type      | PC                    | $(PC + 4)\langle 03 \rangle$ : $(ta \times 4)$ |                   |  |  |  |



(a) Immediate addressing with the I-type instruction.



(b) Register addressing with the R-type instruction.



(c) Base addressing with the I-type instruction.



(d) PC-relative addressing with the I-type instruction.



(e) Pseudodirect addressing with the J-type instruction.

MIPS Instruction set

| Mnemonic | Meaning                                       | Binary Instruction Encoding |      |      |      |      |      |      |      |
|----------|-----------------------------------------------|-----------------------------|------|------|------|------|------|------|------|
| add      | Add                                           | 0000                        | 00ss | ssst | tttt | dddd | d000 | 0010 | 0000 |
| addi     | Add immediate                                 | 0010                        | 00ss | sssd | dddd | iiii | iiii | iiii | iiii |
| sub      | Subtract                                      | 0000                        | 00ss | ssst | tttt | dddd | d000 | 0010 | 0010 |
| and      | Bitwise AND                                   | 0000                        | 00ss | ssst | tttt | dddd | d000 | 0010 | 0100 |
| andi     | Bitwise AND immediate                         | 0011                        | 00ss | sssd | dddd | iiii | iiii | iiii | iiii |
| or       | Bitwise OR                                    | 0000                        | 00ss | ssst | tttt | dddd | d000 | 0010 | 0101 |
| ori      | Bitwise OR immediate                          | 0011                        | 01ss | sssd | dddd | iiii | iiii | iiii | iiii |
| sll      | Shift left logical                            | 0000                        | 0000 | 000t | tttt | dddd | dhhh | hh00 | 0000 |
| sra      | Shift right arithmetic                        | 0000                        | 0000 | 000t | tttt | dddd | dhhh | hh00 | 0011 |
| srl      | Shift right logical                           | 0000                        | 0000 | 000t | tttt | dddd | dhhh | hh00 | 0010 |
| lb       | Load byte                                     | 1000                        | 00bb | bbbd | dddd | aaaa | aaaa | aaaa | aaaa |
| lw       | Load word                                     | 1000                        | 11bb | bbbd | dddd | aaaa | aaaa | aaaa | aaaa |
| lui      | Load upper<br>immediate                       | 0011                        | 1100 | 000d | dddd | iiii | iiii | iiii | iiii |
| sb       | Store byte                                    | 1010                        | 00bb | bbbt | tttt | aaaa | aaaa | aaaa | aaaa |
| sw       | Store word                                    | 1010                        | 11bb | bbbt | tttt | aaaa | aaaa | aaaa | aaaa |
| beq      | Branch if equal to                            | 0001                        | 00ss | ssst | tttt | aaaa | aaaa | aaaa | aaaa |
| bgez     | Branch if greater<br>than or equal to<br>zero | 0000                        | 01ss | sss0 | 0001 | aaaa | aaaa | aaaa | aaaa |
| bgtz     | Branch if greater than zero                   | 0001                        | 11ss | sss0 | 0000 | aaaa | aaaa | aaaa | aaaa |
| blez     | Branch if less<br>than or equal<br>to zero    | 0001                        | 10ss | sss0 | 0000 | aaaa | aaaa | aaaa | aaaa |
| bltz     | Branch if less<br>than zero                   | 0000                        | 01ss | sss0 | 0000 | aaaa | aaaa | aaaa | aaaa |
| bne      | Branch if not equal to                        | 0001                        | 01ss | ssst | tttt | aaaa | aaaa | aaaa | aaaa |
| j        | Jump                                          | 0000                        | 10aa | aaaa | aaaa | aaaa | aaaa | aaaa | aaaa |
| jr       | Jump register                                 | 0000                        | 00bb | bbb0 | 0000 | 0000 | 0000 | 0000 | 1000 |

MIPS CPU data section



MIPS CPU control signals



MIPS CPU pipelining

