# 6-stage Pipelined RISC Processor

Syomantak Chaudhuri 170070004 Shubham Anand Jain 17D070010 Titas Chakraborty 170070019 Sanjoli Narang 17D100013

October 2019

#### 1 Abstract

In this course project, we implement a 6-stage pipelined RISC based 8-register, 16 bit microprocessor, the six stages being Instruction Fetch, Instruction Decode, Register Read, Execution Tasks, Memory access and Write Back to registers. The pipeline is supported with Interface registers at the interface between consecutive stages to implement three lines of forwarding to take care of inter-instruction dependencies. There is another Hazard detection and mitigation logic that detects such dependencies and conditional branches and does necessary tasks. The ISA given has 16 instructions including arithmetic, logical and branch operations.

# 2 Resources and Components

• **Memory :** The memory instantiated is async read, sync write 16-bit address and data bus type. There are two instances of the memory, one for instruction(Fetch stage) and the other one for data(Memory Access stage).



• Register File: There is only one instance of register file consisting of 8 16-bit registers that is being implemented in Register Read stage. The RF is two read and two-write port based, async read, sync write. There is a special provision for storing current PC into R7.



• ALU: There is one instance of ALU in the execution stage that computes both data and addresses, flags and jump conditions. There is an instance of a 16-bit adder also in Decode stage to compute jump address beforehand to save cycles.



# 3 Detailed design of each component

#### 3.1 Instruction Fetch

#### This stage does the following tasks:

- Sending instruction address stored in PC to Instruction Memory, to acquire instruction in the Instruction register.
- Updating the PC depending upon what is the status of the top level of the design, i.e. whether there is an unconditional jump or BEQ, the control being done using a multiplexer controlled by top level.
- Passing on the required data, i.e. PC, IR to the IF/ID interface register



#### 3.2 Instruction Decode

#### This stage does the following tasks:

- The most important task is to generate the **control word** for each instruction minimising the logic as well. The control word is then used extensively in Execution stage.
- The stage extracts the Instruction register from the interface and forwards the relevant data like PC, incremented PC, etc to the next ID/RR interface
- There is a 16-bit adder that computes the jump address for both conditional and unconditional branches and passes the values to the control mux in the Fetch stage.
- The Decode stage also breaks the LM/SM instruction into smaller ones extracting the register addresses and passing them one by one to the subsequent stages using a priority encoder and a decoder. The control for this is made at Top Level



#### 3.3 Register Read

# This stage does the following tasks:

- The stage gets input from Decode stage and accordingly input the addresses of registers to the RF, the address can be either the one from IR or can be that computed for LM/SM in decode stage depending on mux control from top level. RF is instantiated here.
- This stage also receives the data to be written to RF from the Write Back stage and PC as well, and on clock transition writes on both register and R7 respectively.
- It also propagates the required data like control words or PC to the Execution stage.



## 3.4 Execution tasks

#### This stage does the following tasks :

- The stage computes arithmetic and logical operations, modifies the flags and the control word accordingly. It also computes the address of the memory to perform load and store instructions, It does constant and immediate additions as well
- The interface before Execution has feedback data from subsequent stages, the hazard logic controls which operands to input to the execution stage.
- This stage checks for branches, forwards the modified data to the next stages and generates control signals for top level.



#### 3.5 Memory Access

- This stage is used for all data memory accesses for all the load and store instructions. This also forwards the control word and other useful data to the write back stage.
- The data memory is synchronous write type, Data memory is instantiated in this stage.



### 3.6 Write Back

## This stage does the following tasks :

- This stage generates control signal for writing to the RF in the register read stage. It also generates Address in RF to be written.
- This also decides whether to write output to the RF depending on the flags set in the execution stage.



### 3.7 Top Level

This is the main frame of the entire design where all the stages of the pipeline are instantiated along with all the interface registers, forwarding paths, hazard and mitigation logic, and the FSM for deciding all the control signals, using the control word Store.



# 4 Hazard detection and mitigation

Hazard detection Logic is a combinational block that takes as input two instruction registers data values and finds out the dependency among the registers. The top level module takes the dependency and decidess which forwarding path to enable, how many cycles to stall.



# 5 Forwarding Logic

- 1. The purpose of this unit is to eliminate the reduction in CPI due to dependencies. It decides what data to use in the ALU of the execution stage based on the instruction, the register values and the memory values.
- 2. The logic for this stage is as follows: if data dependency is found in instruction (for which a bit is set in hazard detection logic), we set the mux to enable this forwarded data. Else, we set the mux to consider normal data.
- 3. To note is that, for load instruction, we need to stall for one clock cycle and then set the enable bit.
- 4. There are two forwarding paths from Execution stage end to the execution beginning state, and from memory stage to the execution stage.



# 6 Final Datapath



#### 7 Simulation results

Following is the simulation run of the instructions hard coded in memory



