# EE309 Project RISC design Microprocessor

Shubham Birange, 160070014 Pravesh Trivedi, 160070041 Parshva Shah, 160070009 Bhuyashi Deka, 16D070015

November 28, 2018

### 1 Overview

The aim of this project was to implement a fully functional RISC based computer design, IITB RISC whose ISA is provided below. IITB RISC is a 8 - register, 16-bit architecture using multi-cycle implementation.

#### Instructions Encoding:

| ADD: | 00_00 | RA | RB                                       | RC              | 0               | 00 |
|------|-------|----|------------------------------------------|-----------------|-----------------|----|
| ADC: | 00_00 | RA | RB                                       | RC              | 0               | 10 |
| ADZ: | 00_00 | RA | RB                                       | RC              | 0               | 01 |
| ADI: | 00_01 | RA | RB                                       |                 | 6 bit Immediate | 2  |
| NDU: | 00_10 | RA | RB                                       | RC              | 0               | 00 |
| NDC: | 00_10 | RA | RB                                       | RC              | 0               | 10 |
| NDZ: | 00_10 | RA | RB                                       | RC              | 0               | 01 |
| LHI: | 00_11 | RA | 9 bit Immediate                          |                 |                 |    |
| LW:  | 01_00 | RA | RB                                       | 6 bit Immediate |                 | :  |
| SW:  | 01_01 | RA | RB                                       | 6 bit Immediate |                 | :  |
| LM:  | 01_10 | RA | 0 + 8 bits corresponding to Reg R7 to R0 |                 | to R0           |    |
| SM:  | 01_11 | RA | 0 + 8 bits corresponding to Reg R7 to R0 |                 | to R0           |    |
| BEQ: | 11_00 | RA | RB                                       | 6 bit Immediate |                 |    |
| JAL: | 10_00 | RA | 9 bit Immediate offset                   |                 |                 |    |
| JLR: | 10_01 | RA | RB                                       |                 | 000_000         |    |
|      |       |    |                                          |                 |                 |    |

RA: Register A

RB: Register B

RC: Register C

### 2 Introduction

In a multi-cycle implementation the instruction fetched is completely executed before the next instruction is fetched. The design implementation mainly consists of two parts a datapath and a controller. For this purpose a Level - 1 Hardware flow chart was designed which was later optimized in the Level - 2 Hardware flow chart.

The data-path consists of the PC and IR registers, a ROM, a Register file with 8 registers, two temporary registers T1 and T2 and an ALU with adder, subtractor and nand operation. While the controller is a Mealy FSM optimized for 16 states.



--- C:\Users\Vaibhav Birange\Desktop\Quartus\RISC\Spice\Draft6.asc ---

Figure 1: Data-path for IITB RISC



Figure 2: State Transition graph of the controller

# 3 Instructions

The following are the hardware flowcharts for the ISA:

## 3.1 Arithmetic and logical Instructions

#### ADD/ ADC/ ADZ/ NDU/ NDC/ NDZ

|                                                      | CURRENT STATE                   |
|------------------------------------------------------|---------------------------------|
| PC → Mem-a, ALU_a                                    | HKT                             |
| Mem-d → IR                                           |                                 |
| +1 → ALU_b                                           | NEXT STATE                      |
| ALU_out → PC                                         | rf_read                         |
|                                                      |                                 |
|                                                      | rf_read                         |
| IR 9-11 → rf_a1                                      |                                 |
| IR 6-8 → rf_a2                                       |                                 |
| rf_d1 → T1                                           | if IR is ADD/NDU then<br>alu_op |
| rf_d2 → T2                                           | elsif IR is ADC/NDC then        |
|                                                      | if C then alu_op                |
| if (IR is ADC/NDC and !C ) or (IR is ADZ/NDZ and !Z) | else HKT                        |
| then                                                 | elsif IR is ADZ/NDZ then        |
| PC → <b>R7</b>                                       | if Z then alu_op<br>else HKT    |
|                                                      | else HKT                        |
|                                                      |                                 |
| T1 → ALU_a                                           | alu_op                          |
| T2 → ALU_b                                           |                                 |
| ALU_out → T1                                         |                                 |
|                                                      | rf_write                        |
| IR 3-5 → rf_a3                                       |                                 |
| T1 → rf_d3                                           | rf_write                        |
| if rf_a3 == '7' then                                 |                                 |
| rf_d3 → PC                                           |                                 |
| else                                                 |                                 |
| PC → r7_in                                           | HKT                             |

### ADI

|                      | CURRENT STATE                |
|----------------------|------------------------------|
| PC → Mem-a, ALU_a    | нкт                          |
| Mem-d → IR           |                              |
| +1 → ALU_b           | NEXT STATE                   |
| ALU_out → PC         | rf_read                      |
|                      |                              |
|                      | rf_read                      |
| IR 9-11 → rf_a1      |                              |
| IR 6-8 → rf_a2       | if IR is ADD/NDU/ADI         |
| rf_d1 → T1           | then                         |
| rf_d2 → T2           | alu_op                       |
|                      | elsif IR is ADC/NDC then     |
|                      | if C then alu_op<br>else HKT |
|                      | elsif IR is ADZ/NDZ then     |
|                      | if Z then alu_op<br>else HKT |
|                      | else HKT                     |
| T1 → ALU_a           |                              |
| IR 0-5 → SE6 → ALU_b | alu_op                       |
| ALU_out → T1         |                              |
|                      | rf_write                     |
| IR 3-5 → rf_a3       |                              |
| T1 → rf_d3           | rf_write                     |
| if rf_a3 == '7' then |                              |
| rf_d3 → PC           |                              |
| else                 | нкт                          |
| PC → r7_in           |                              |

## 3.2 LOAD LW

#### LW

|                   | CURRENT STATE |
|-------------------|---------------|
| PC → Mem-a, ALU_a | нкт           |
| Mem-d → IR        |               |
| +1 → ALU_b        | NEXT STATE    |
| ALU_out → PC      | rf_read       |
|                   |               |

|                | rf_read                                           |
|----------------|---------------------------------------------------|
|                | if IR is ADD/NDU/ADI then                         |
| IR 8-6 → rf_a1 | alu_op                                            |
| XX → rf_a2     | elsif IR is ADC/NDC then                          |
| rf_d1 → T1     | if C then alu_op else                             |
| rf_d2 → T2     | нкт                                               |
|                | elsif IR is ADZ/NDZ then                          |
|                | if <b>Z</b> then <b>alu_op</b> else<br><b>HKT</b> |
|                | elsif IR is LHI then rf_write                     |
|                | elsif IR is <b>LW</b> then <b>compute_add</b> .   |
|                | else <b>HKT</b>                                   |
|                |                                                   |
|                |                                                   |

| T1 → ALU_a<br>IR 0-5 → SE6 → ALU b | compute_add. |
|------------------------------------|--------------|
| ALU_out → T1                       | LOAD         |

| T1 → Mem-a           | LOAD     |
|----------------------|----------|
| Mem-d → T2           | alu_op   |
|                      |          |
| '0' → ALU_a          | alu_op.  |
| T2 → ALU_b           |          |
| ALU_out → T1         |          |
|                      | rf_write |
|                      |          |
| IR 9-11 → rf_a3      | rf_write |
| T1 → rf_d3           |          |
| if rf_a3 == '7' then | нкт      |
| rf_d3 → PC           |          |
| else                 |          |
| PC → r7_in           |          |

## 3.3 STORE SW and LOAD LHI

#### LHI

|                      | CURRENT STATE                                     |
|----------------------|---------------------------------------------------|
| PC → Mem-a, ALU_a    | нкт                                               |
| Mem-d → IR           |                                                   |
| +1 → ALU_b           | NEXT STATE                                        |
| ALU_out → PC         | rf_read                                           |
|                      |                                                   |
|                      |                                                   |
|                      | rf_read                                           |
| IR 9-11 → rf_a1      | If ID I- ADD/NDU/ADI                              |
| IR 6-8 → rf_a2       | if IR is ADD/NDU/ADI<br>then                      |
| rf_d1 → T1           | alu_op                                            |
| rf_d2 → T2           | elsif IR is ADC/NDC then                          |
|                      | if <b>C</b> then <b>alu_op</b><br>else <b>HKT</b> |
|                      | elsif IR is ADZ/NDZ then                          |
|                      | if <b>Z</b> then <b>alu_op</b><br>else <b>HKT</b> |
|                      | elsif IR is <b>LHI</b> then <b>rf_write</b>       |
|                      | else <b>HKT</b>                                   |
|                      |                                                   |
| IR 11-9 → rf_a3      | rf_write                                          |
| IR 8-0 → rf_d3       |                                                   |
| if rf_a3 == '7' then |                                                   |
| rf_d3 → PC           |                                                   |
| else                 | нкт                                               |
| PC → r7_in           |                                                   |

#### sw

PC → r7\_in

| sw                   |                                                |
|----------------------|------------------------------------------------|
|                      | CURRENT STATE                                  |
| PC → Mem-a, ALU_a    | нкт                                            |
| Mem-d → IR           |                                                |
| +1 → ALU_b           | NEXT STATE                                     |
| ALU_out → PC         | rf_read                                        |
|                      |                                                |
|                      | rf_read                                        |
| IR 8-6 → rf a1       |                                                |
| IR 9-11→ rf a2       | if IR is ADD/NDU/ADI then                      |
| rf d1 → T1           | alu_op                                         |
| rf d2 → T2           | elsif IR is ADC/NDC then                       |
| 11_02 4 12           | if <b>C</b> then <b>alu_op</b> else <b>HKT</b> |
|                      | elsif IR is ADZ/NDZ then                       |
|                      | if Z then alu_op else HKT                      |
|                      | elsif IR is LHI then rf_write                  |
|                      | elsif IR is LW/SW then compute_add.            |
|                      | else <b>HKT</b>                                |
| T1 → ALU_a           | compute_add.                                   |
| IR 0-5 → SE6 → ALU_b |                                                |
| ALU_out → T1         | if IR is LW then LOAD                          |
|                      | elsif IR is <b>SW</b> then <b>STORE</b>        |
|                      |                                                |
| T1 → Mem-a           | STORE                                          |
| T2 → Mem-d           |                                                |

# $3.4 \quad LOAD \ Multiple \ LM$

### LM

|                           | CURRENT STATE                                  |  |  |
|---------------------------|------------------------------------------------|--|--|
| PC → Mem-a, ALU_a         | нкт                                            |  |  |
| Mem-d → IR                |                                                |  |  |
| +1 → ALU_b                | NEXT STATE                                     |  |  |
| ALU_out → PC              | rf_read                                        |  |  |
|                           |                                                |  |  |
|                           | rf_read                                        |  |  |
| IR 11-9 → rf a1           |                                                |  |  |
| XX → rf a2                | if IR is ADD/NDU/ADI then                      |  |  |
| rf d1 → T1                | alu_op                                         |  |  |
| 11_01 → 11                | elsif IR is ADC/NDC then                       |  |  |
| if IR is LM then          | if C then alu_op else HKT                      |  |  |
| IR 0-7 → enco register    | elsif IR is ADZ/NDZ then                       |  |  |
| iii o-7 -> elico_register | if <b>Z</b> then <b>alu_op</b> else <b>HKT</b> |  |  |
|                           | elsif IR is <b>LHI</b> then <b>rf_write</b>    |  |  |
|                           | elsif IR is LW/SW then compute_add.            |  |  |
|                           | elsif IR is <b>LM</b> then                     |  |  |
|                           | LOAD_mutli                                     |  |  |
|                           | else <b>HKT</b>                                |  |  |
| T1 → Mem-a                | LOAD mutli                                     |  |  |
| Mem-d → T2                | ESAS_Mutil                                     |  |  |
| - 12                      |                                                |  |  |
| T1 → ALU_a                | LM_write                                       |  |  |
| +1 → ALU_b                |                                                |  |  |
| ALU_out → T1              |                                                |  |  |

| enco_address → rf_a3 T2 → rf_d3                                                                                                                         | LM_write                                   |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|
| if rf_a3 == '7' then rf_d3 → PC  update enco_register by enoc_sel = '0' x <= Enco_register AND Decoder_o/p if X == '0' and iR(7) == '0' then PC → r7 in | if x is '1' then<br>LOAD_multi<br>else HKT |

# 3.5 STORE Multiple SM

#### SM

|                            |                                                                                               | STORE_multi                                  |  |
|----------------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------|--|
| rf_d2→ T2                  |                                                                                               |                                              |  |
| Encoder Address → rf_a2    |                                                                                               | SM_read                                      |  |
|                            | else <b>HK</b>                                                                                | т                                            |  |
|                            | elsif IR                                                                                      | R is <b>SM</b> then <b>SM_read</b>           |  |
|                            | elsif IR i                                                                                    | elsif IR is <b>LM</b> then <b>Load_multi</b> |  |
|                            |                                                                                               | elsif IR is LW/SW then compute_add.          |  |
|                            | if <b>Z</b> then <b>alu_op</b> else <b>HKT</b><br>elsif IR is <b>LHI</b> then <b>rf_write</b> |                                              |  |
| in our circo_register      |                                                                                               |                                              |  |
| IR 0-7 → enco_register     | elsif IR is ADZ/NDZ then                                                                      |                                              |  |
| if IR is <b>LM/SM</b> then | if <b>C</b> then <b>alu_op</b> else <b>HK</b>                                                 |                                              |  |
| rf_d1 → T1                 | elsif IR is ADC/NDC then                                                                      |                                              |  |
| XX → rf_a2                 | alı                                                                                           | alu_op                                       |  |
| IR 11-9 → rf_al            | if IR is A                                                                                    | ADD/NDU/ADI then                             |  |
|                            |                                                                                               | rf_read                                      |  |
| ALU_out → PC               |                                                                                               | rf_read                                      |  |
| +1 → ALU_b                 | '                                                                                             | NEXT STATE                                   |  |
| Mem-d → IR                 | L                                                                                             |                                              |  |
| PC → Mem-a, ALU_a          |                                                                                               | HKT                                          |  |
|                            | '                                                                                             | CURRENT STATE                                |  |

| T1 → Mem-a<br>T2 → Mem-d                                                                              | STORE_multi                          |
|-------------------------------------------------------------------------------------------------------|--------------------------------------|
| T1 → ALU_a<br>+1 → ALU_b<br>ALU_out → T1                                                              | if x is '1' then SM_read<br>else HKT |
| update enco_register by enoc_sel = '0' x <= Enco_register AND Decoder_o/p if X == '0' then PC → r7_in |                                      |

# 3.6 Branch JAL and JLR

|                                                           |                                                | CURRENT STATE           |  |
|-----------------------------------------------------------|------------------------------------------------|-------------------------|--|
| PC → Mem-a, ALU_a                                         |                                                | HKT                     |  |
| Mem-d → IR                                                |                                                |                         |  |
| +1 → ALU_b                                                |                                                | NEXT STATE              |  |
| ALU_out → PC                                              |                                                | rf_read                 |  |
|                                                           |                                                |                         |  |
|                                                           |                                                |                         |  |
|                                                           |                                                | rf_read                 |  |
| 'XX' → rf_al                                              |                                                | _                       |  |
| '7' → rf a2                                               |                                                | ADD/NDU/ADI then        |  |
| rf d2 → T2 (PC -> T2)                                     |                                                | ı_ob                    |  |
|                                                           |                                                | s ADC/NDC then          |  |
| if IR is <b>LM/SM</b> then  IR 0-7 → <b>enco register</b> | if C then alu_op else HKT                      |                         |  |
|                                                           | elsif IR is <b>ADZ/NDZ</b> then                |                         |  |
|                                                           | if <b>Z</b> then <b>alu_op</b> else <b>HKT</b> |                         |  |
|                                                           | elsif IR i                                     | s LHI then rf_write     |  |
|                                                           | elsif IR i                                     | s LW/SW then<br>te_add. |  |
|                                                           | elsif IR i                                     | s LM/SM then compare    |  |
|                                                           | elsif IR i                                     | s BEQ then<br>ompare    |  |
|                                                           | elsif IR i                                     | s JAL then Jump         |  |
|                                                           | else <b>HK</b>                                 | т                       |  |
| IR 8-0 → <b>SE9</b> → ALU_a                               |                                                |                         |  |
| T2 → ALU_b                                                |                                                | JUMP                    |  |
| ALU_out → PC                                              |                                                |                         |  |
| IR 9-11 → rf_a3                                           |                                                |                         |  |
| T2 → rd_d3                                                |                                                |                         |  |
| if rf a3 == '7' then rf d3 → PC in                        |                                                | HKT                     |  |
|                                                           |                                                |                         |  |

### JLR

|                                                          |                                             | CURRENT STATE                           |  |
|----------------------------------------------------------|---------------------------------------------|-----------------------------------------|--|
| PC → Mem-a, ALU_a                                        |                                             | нкт                                     |  |
| Mem-d → IR                                               |                                             |                                         |  |
| +1 → ALU_b                                               |                                             | NEXT STATE                              |  |
| ALU_out → PC                                             |                                             | rf_read                                 |  |
|                                                          |                                             |                                         |  |
|                                                          |                                             | rf_read                                 |  |
|                                                          |                                             |                                         |  |
| IR 8-6 → rf_al                                           | if ID ic 4                                  | ADD/NDU/ADI then                        |  |
| '7' → rf_a2                                              |                                             |                                         |  |
| rf_d1 → T1                                               |                                             | u_op<br>is ADC/NDC then                 |  |
| rf_d2 → T2 (PC -> T2)                                    |                                             |                                         |  |
| if IR is <b>LM/SM</b> then IR 0-7 → <b>enco_register</b> |                                             | if C then alu_op else HKT               |  |
|                                                          |                                             | elsif IR is ADZ/NDZ then                |  |
|                                                          |                                             | if Z then alu_op else HKT               |  |
|                                                          | elsif IR is <b>LHI</b> then <b>rf_write</b> |                                         |  |
|                                                          |                                             | is <b>LW/SW</b> then<br><b>te_add</b> . |  |
|                                                          | elsif IR                                    | is LM/SM then compare                   |  |
|                                                          |                                             | is <b>BEQ</b> then<br><b>ompare</b>     |  |
|                                                          | elsif IR                                    | is JAL then Jump                        |  |
|                                                          | elsif IR                                    | is JLR then JLR                         |  |
|                                                          | else <b>HK</b>                              | т                                       |  |
| T1 → PC                                                  |                                             |                                         |  |
| IR 9-11 → rf_a3                                          |                                             | JLR                                     |  |
| T2 → rd_d3                                               |                                             |                                         |  |
| if rf_a3 == '7' then rf_d3 → PC_in                       |                                             |                                         |  |
| else PC in → r7 in                                       |                                             | HKT                                     |  |

# 3.7 Branch BEQ

### BEQ

|                                                  |                    | CURRENT STATE                       |  |
|--------------------------------------------------|--------------------|-------------------------------------|--|
| PC → Mem-a, ALU_a                                |                    | нкт                                 |  |
| Mem-d → IR                                       |                    |                                     |  |
| +1 → ALU_b                                       |                    | NEXT STATE                          |  |
| ALU_out → PC                                     |                    | rf_read                             |  |
|                                                  |                    |                                     |  |
|                                                  |                    | rf_read                             |  |
|                                                  |                    |                                     |  |
| IR 11-9 → rf_a1                                  | if IR is A         | if IR is <b>ADD/NDU/ADI</b> then    |  |
| IR 8-6 → rf_a2                                   |                    |                                     |  |
| rf_d1 → T1                                       |                    | is ADC/NDC then                     |  |
| rf_d2 → T2                                       |                    | C then alu_op else HKT              |  |
|                                                  |                    | elsif IR is ADZ/NDZ then            |  |
| if IR is <b>LM/SM</b> then                       |                    | if Z then alu op else HKT           |  |
| IR 0-7 → enco_register                           |                    | elsif IR is LHI then rf write       |  |
|                                                  |                    | is <b>LW/SW</b> then                |  |
|                                                  | compu              | te_add.                             |  |
|                                                  | elsif IR           | is <b>LM/SM</b> then <b>compare</b> |  |
|                                                  | elsif IR<br>BEQ_co | is <b>BEQ</b> then<br>mpare         |  |
|                                                  | else <b>HK</b>     | т                                   |  |
| T3 - AUL 0                                       |                    | BEO company                         |  |
| T1 → ALU_a                                       |                    | BEQ_compare                         |  |
| T2 → ALU_b  ALU out → T1 (do not modify Z flag)  |                    | if Z then Load PC                   |  |
| ALO_out → 11 (do not modify 2 flag)              |                    | else HKT                            |  |
|                                                  |                    | eise riki                           |  |
| if $Z = '0'$ then $PC_{out} \rightarrow r7_{in}$ |                    |                                     |  |

|             | brunen  |
|-------------|---------|
| rf_d1 → T1  | Branch  |
| '7' → rf_a1 | Load_PC |

| T1 → ALU_a<br>IR 0-5 → SE6 → ALU_b | Branch |
|------------------------------------|--------|
| ALU_out → PC  PC_in → r7_in        | НКТ    |

### 4 Testing

The testing and verification of the design was done using the following code:

```
0 => "0001100100000111", --ADI R4 R4 111
1 => "0001101101000010", --ADI R5 R5 10
2 => "0111110000100000",--SM R6 00100000
3 => "0101100110000001", --SW R4 R6 01
4 => "001110000000000", --LHI R4 0000
5 => "0011101000000000", --LHI R5 0000
6 => "0001011011000111",--ADI R3 R3 7
7 => "0110101000000110", --LM R5 00000110
8 => "1100001101000011", --BEQ R1 R5 3
9 => "00010010011111111", --ADI R1 R1 -1
10 => "10001101111111110", --JAL R6 -2
11 => "1100010101000100", --BEQ R2 R5 4
12=> "00010100101111111", --ADI R2 R2 -1
13=> "0100001101000001", --LW R1 R5 1
14=> "10001101111111010",--JAL R6 -6
15=> "000100000000001", --ADI RO RO 1
16=> "001111000000000", --LHI R6 0
17=> "0001110110000011",--ADI R6 R6 3
18=> "1100000110000010", --BEQ R6 R0 +2
19=> "00001010111111000", --ADD R5 R3 R7
20=> "001100000000000", --LHI RO 0
21=> "00001010111111000",--ADD R5 R3 R7
This is equivalent to:
    RO = 0
    for(R1 = 7, R1 < 0, R1--)
        for (R2 j = 2, R2 < 0, R2--)
            if(R0 = 3)
                RO = 0
            else
                R.0++
```

### 4.1 Simulation Results



Figure 3: RTL simulation for the above code. Note the time for R0 to change is 5.72us

### 5 Code VHDL Files

- 1. **alu.vhd** contains the code for the alu used in the design. It can perform addition, subtraction and nand operation on 16-bit numbers with the respective carry and zero flags.
- 2. busmultiplexer.vhd code for a generic input 2<sup>n</sup> multiplexer.
- 3. **controller.vhd** contains the code for the FSM which decodes the instruction and gives the control signals as output.
- 4. **encoder.vhd** contains the priority encoder and decoder used for decoding the address in LM and SM instructions.
- 5. **processor.vhd** this is the top-level entity that combines all the components of the datapath and controller.
- 6. **RAM.vhd** useed as the RAM in the processor containing 16-bit data-in, data-out and an address bus.
- 7. **reg-file.vhd** contains the code for the 8 registers and the multiplexers for selecting them.
- 8. **ROM.vhd** memory containing the instructions.
- 9. register.vhd generic n-bit register