# **Timers Low Layer**



Hardware: SoC Stm32f4

Contact: Mustapha.hamdi@insat.rnu.tn

Institut national des sciences appliquées et de technologie, Tunisia April 2017







#### References:

- AN4013 Application note :STM32 cross-series timer overview
- AN4776 Application note General-purpose timer cookbook
- ST onlinetraining: <a href="https://st-">https://st-</a>
   onlinetraining.s3.amazonaws.com/STM32L4 WDG TIMERS General Purpose Timer (GPTIM)/index.html
- RM0090 Reference manual



All the STM32 general-purpose timer peripherals share the same backbone structure. This section tears down the advanced configuration TIM1 timer peripheral, which is the timer peripheral with the most features. Next figure shows the block diagram for the TIM1 timer peripheral.

The STM32 timer peripheral is made by the assembly of four units:

- 1. Clock source
- 2. A prescaler
- 3. Resolution (autoreload)
- 4. Capture/compare function.

# Timer-peripheral block diagram







The timers are based on the some architecture and scalable in terms of:

- Number of inputs/outputs
- Resolution (16 or 32 bits)
- Features (PWM, DMA, counting..)

Each timer embeds a 16-bit linear prescaler (1,2,3... 65536)

- An Auto-reload register defines the counting period
- An update event (interrupt or DMA)



Prescaler and auto-reload parameters are configured by respectively, PSC and ARR register) and used for example for high resolution PWM configuration

#### **TIMERs**



All STM32 timers have independent I/O channels. These can be used as follows:

- Input Capture
- Output Compare or PWM
- One Pulse Mode

Timers can be clocked by:

- Internal Clock
- External Clock Sources
  - External Mode 1 (TI1 and TI2 pins)
  - External Mode 2 (ETR pin)
  - Internal Trigger (ITRx)

Interrupt and DMA events occur when the followings occur:

- Update
  - Counter overflow/underflow
  - Counter initialized
  - Others
- Trigger (For ADC event for example)
  - Counter Start
  - Counter Stop
  - Counter Initialize
  - Others
- Input Capture / Output Compare
- Others



## The table below summarizes some capabilities of STM32 timers:

| Timer type           | Timer           | Counter resolution | Counter<br>type         | Prescaler<br>factor                   | DMA<br>request<br>generation | Capture/<br>compare<br>channels | Complementary output | Max<br>interface<br>clock<br>(MHz) | Max<br>timer<br>clock<br>(MHz) |
|----------------------|-----------------|--------------------|-------------------------|---------------------------------------|------------------------------|---------------------------------|----------------------|------------------------------------|--------------------------------|
| Advanced-<br>control | TIM1,<br>TIM8   | 16-bit             | Up,<br>Down,<br>Up/down | Any integer<br>between 1<br>and 65536 | Yes                          | 4                               | Yes                  | 84                                 | 168                            |
|                      | TIM2,<br>TIM5   | 32-bit             | Up,<br>Down,<br>Up/down | Any integer<br>between 1<br>and 65536 | Yes                          | Yes 4                           |                      | 42                                 | 84                             |
|                      | TIM3,<br>TIM4   | 16-bit             | Up,<br>Down,<br>Up/down | Any integer<br>between 1<br>and 65536 | Yes                          | 4                               | No                   | 42                                 | 84                             |
| General              | TIM9            | 16-bit             | Up                      | Any integer<br>between 1<br>and 65536 | No                           | 2                               | No                   | 84                                 | 168                            |
| purpose              | TIM10,<br>TIM11 | 16-bit             | Up                      | Any integer<br>between 1<br>and 65536 | No                           | 1                               | No                   | 84                                 | 168                            |
|                      | TIM12           | 16-bit             | Up                      | Any integer<br>between 1<br>and 65536 | No                           | 2                               | No                   | 42                                 | 84                             |
|                      | TIM13,<br>TIM14 | 16-bit             | Up                      | Any integer<br>between 1<br>and 65536 | No                           | 1                               | No                   | 42                                 | 84                             |
| Basic                | TIM6,<br>TIM7   | 16-bit             | Up                      | Any integer<br>between 1<br>and 65536 | Yes                          | 0                               | No                   | 42                                 | 84                             |

### **PWM** mode



PWM is a way of digitally modifying analog signal levels. Through the use of high resolution (autoreload) the duty cycle of a square wave is modulated to change a specific analog signal level.

The stm32 timer is able to generate PWM in edge-aligned mode or in centeraligned mode with a frequency determined by the value of the TIMx\_ARR register, and a duty cycle determined by the value of the TIMx\_CCRx register.

### **PWM** mode



Basic PWM, edge or center-aligned





Asymmetric center-aligned PWM





More information's here :ST onlinetraining : <a href="https://st-onlinetraining.s3.amazonaws.com/STM32L4">https://st-onlinetraining.s3.amazonaws.com/STM32L4</a> WDG TIMERS General Purpose Timer (GPTIM)/index.html

### **PWM** mode



#### **Timer Period:**

The timer can be used as a time base generator.

Depending on the clock, prescaler, auto reload coefficient and repetition counter (if present) parameters, the 16-bit timer can generate an update event from a **nanosecond** to a few minutes. For the 32-bit timer, the range is larger.

Example update event period:

The update event period is calculated as follows: Update\_event =  $TIM_CLK/((PSC + 1)*(ARR + 1)*(RCR + 1))$   $TIM_CLK = 72 \text{ MHz}, \text{ Prescaler} = 1, \text{ Auto reload} = 65535 \text{ and No repetition}$ counter RCR = 0

Update\_event =  $72*(10^6)/((1 + 1)*(65535 + 1)*(1))$ Update\_event = 549.3 Hz.

# **Stm32 System Clock**



## **GUI Clock configuration from CubeMX**





## Case Study: Timer 3 as PWM

1

- Select Timer and outputs
- Ex. TIM3-Ch1 (gpioC6)...TIM3ch4(gpioC9)

2

GPIO initialization (AF mode)

3

Alternate Function config (ex. TIMER3 as AF)



## Case Study: Timer 3 as PWM

4

 Timer initialization : Clock APB1ENR, Prescaler

5

PWM configuration

6

- Duty cycle definition
- TIM3->CCR1, .... TIM3->CCR4



# **Registers**

**GPIO** configuration

clock

AF mode

Max freq

Config AF

**AHB1ENR** 

**MODER** 

**OSPEEDER** 

AF[0] AF[1]



| Timer configuration | Clock                     | APBx                 |
|---------------------|---------------------------|----------------------|
|                     | Max timer Clock prescaler | PSC                  |
|                     | Timer auoreload           | ARR                  |
|                     | Update generation         | EGR                  |
|                     | Config channels as pwm    | CCMR1,2              |
| CR1                 | CCER                      | CCR1,2,,,            |
| Counter enable      | Enable PWM1,PWM2,PWM      | 3,andPWM4 Duty cycle |



#### GPIO configuration

#### Alternate functions

Pins of microcontroller offer many extra different functions. The conventional function would refer to GPIO, *General Purpose Input/Output*. In that case, pins can be used directly by writing to and reading from the relevant registers such as Input Data register IDR and Output Data Register ODR.

Alternate functions would refer to other 'extra' functions, that may include for example I<sup>2</sup>C, SPI, USART, CCP, PWM, Clock, ADC.



CCIVINT

# **GPIO** configuration

#### Alternate functions

Figure 30. Alternate function configuration





## **GPIO** configuration

#### Alternate functions:

AF1: TIM1/TIM2, AF2: TIM3..5, AF9: CAN1/CAN2,TIM12 Each AF requires 4 bits config via AFRL (for pin0->7) and AFRH (for pin 8->14) registres.

For pins 8 to 15, the GPIOx AFRH[31:0] register selects the dedicated alternate function

AF0 (system) AF2 (TIM3..5) AF3 (TIM8..11) AF4 (I2C1..3) AF5 (SPI1/2/4/5/6) AF6 (SPI3/SAI1) Pin x (x = 8..15)AF7 (USART1..3) AF8 (USART4..8) AF9 (CAN1/CAN2, TIM12..14) AF10 (OTG\_FS, OTG\_HS) AF11 (ETH) AF12 (FMC, SDIO, OTG\_HS(1)) AF13 (DCMI) AF14 (LTDC) -AF15 (EVENTOUT) AFRH[31:0]

For pins 0 to 7, the GPIOx\_AFRL[31:0] register selects the dedicated alternate function





### **GPIO** configuration

#### Alternate functions AFRL

#### 8.4.9 GPIO alternate function low register (GPIOx\_AFRL) (x = A..I/J/K)

Address offset: 0x20

Reset value: 0x0000 0000

| 31 | 30   | 29      | 28 | 27 | 26   | 25     | 24 | 23                | 22   | 21      | 20 | 19         | 18      | 17 | 16 |
|----|------|---------|----|----|------|--------|----|-------------------|------|---------|----|------------|---------|----|----|
|    | AFRL | 7[3:0]  |    |    | AFRL | 6[3:0] |    |                   | AFRL | .5[3:0] |    | AFRL4[3:0] |         |    |    |
| rw | rw   | rw      | rw | rw | rw   | rw     | rw | rw                | rw   | rw      | rw | rw         | rw      | rw | rw |
| 15 | 14   | 13      | 12 | 11 | 10   | 9      | 8  | 7                 | 6    | 5       | 4  | 3          | 2       | 1  | 0  |
|    | AFRL | .3[3:0] |    |    | AFRL | 2[3:0] |    | AFRL1[3:0] AFRL0[ |      |         |    |            | .0[3:0] |    |    |
| rw | rw   | rw      | rw | rw | rw   | rw     | rw | rw                | rw   | rw      | rw | rw         | rw      | rw | rw |

Bits 31:0 **AFRLy:** Alternate function selection for port x bit y (y = 0..7)

These bits are written by software to configure alternate function I/Os

AFRLy selection:

0000: AF0 1000: AF8 0001: AF1 1001: AF9 **TIM3..5** 0010: AF2 1010: AF10 0011: AF3 1011: AF11 0100: AF4 1100: AF12 1101: AF13 0101: AF5 1110: AF14 0110: AF6 0111: AF7 1111: AF15

GPIOC->AF[0] |= (2 << 4\*6);// PC6 as TIM3 AF

## Les TIMERS



#### Alternate functions

Register AF[1]: AFH for pin 8->15

Register AF[0]: AFL for pin 0->7

GPIOC->AF[0] |=(2<<4\*6)+(2<<4\*7); // pin 6 and 7 GPIOC->AF[1] [=(2<<4\*0)+;(2<<4\*1); // pin 8 and 9

## **TIMERs**



#### Alternate functions

Keil MDK debug session:

PC6,PC7,PC8 and PC7: TIM3 AF





#### 6.3.13 RCC APB1 peripheral clock enable register (RCC\_APB1ENR)

Address offset: 0x40

Reset value: 0x0000 0000

Access: no wait state, word, half-word and byte access.

| 31          | 30          | 29        | 28        | 27            | 26         | 25         | 24            | 23          | 22          | 21         | 20          | 19          | 18               | 17               | 16            |
|-------------|-------------|-----------|-----------|---------------|------------|------------|---------------|-------------|-------------|------------|-------------|-------------|------------------|------------------|---------------|
| UART8<br>EN | UART7<br>EN | DAC<br>EN | PWR<br>EN | Reser-<br>ved | CAN2<br>EN | CAN1<br>EN | Reser-<br>ved | I2C3<br>EN  | I2C2<br>EN  | I2C1<br>EN | UART5<br>EN | UART4<br>EN | USART<br>3<br>EN | USART<br>2<br>EN | Reser-<br>ved |
| rw          | rw          | rw        | rw        |               | rw         | rw         |               | rw          | rw          | rw         | rw          | rw          | rw               | rw               |               |
| 15          | 14          | 13        | 12        | 11            | 10         | 9          | 8             | 7           | 6           | 5          | 4           | 3           | 2                | -                | 0             |
| SPI3<br>EN  | SPI2<br>EN  | Rese      | erved     | WWDG<br>EN    | Rese       | Reserved   |               | TIM13<br>EN | TIM12<br>EN | TIM7<br>EN | TIM6<br>EN  | TIM5<br>EN  | TIM4<br>EN       | TIM3<br>EN       | TIM2<br>EN    |
| rw          | rw          |           |           | rw            |            |            | rw            | rw          | rw          | rw         | rw          | rw          | rw               | rw               | rw            |



DocID018909 Rev 13

183/1748



#### 18.4.11 TIMx prescaler (TIMx\_PSC)

Address offset: 0x28 Reset value: 0x0000

| 15 | 14        | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|----|-----------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
|    | PSC[15:0] |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| rw | rw        | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw |

Bits 15:0 PSC[15:0]: Prescaler value

The counter clock frequency CK\_CNT is equal to  $f_{CK\_PSC}$  / (PSC[15:0] + 1). PSC contains the value to be loaded in the active prescaler register at each update event (including when the counter is cleared through UG bit of TIMx\_EGR register or through trigger controller when configured in "reset mode").

TIM3->PSC = 100; // Prescaler FClockmax/100 (Set Frequency PWM) // FClockMax Timer3= 84 MHz



#### 18.4.12 TIMx auto-reload register (TIMx\_ARR)

Address offset: 0x2C

Reset value: 0xFFFF FFFF

| 31 | 30                               | 29 | 28 | 27 | 26 | 25 | 24  | 23     | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
|----|----------------------------------|----|----|----|----|----|-----|--------|----|----|----|----|----|----|----|
|    | ARR[31:16] (depending on timers) |    |    |    |    |    |     |        |    |    |    |    |    |    |    |
| rw | rw                               | rw | rw | rw | rw | rw | rw  | rw     | rw | rw | rw | rw | rw | rw | rw |
| 15 | 14                               | 13 | 12 | 11 | 10 | 9  | 8   | 7      | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    |                                  |    |    |    |    |    | ARR | [15:0] |    |    |    |    |    |    |    |
| rw | rw                               | rw | rw | rw | rw | rw | rw  | rw     | rw | rw | rw | rw | rw | rw | rw |

Bits 15:0 ARR[15:0]: Auto-reload value

ARR is the value to be loaded in the actual auto-reload register.

Refer to the Section 18.3.1: Time-base unit for more details about ARR update and behavior.

The counter is blocked while the auto-reload value is null.

TIM3->ARR = 1000; // Counter/Resolution/(Set Frequency PWM) // PWM resolution = 1000

Timer 3 Frequency : F = 84MHz/(Psc+1)(ARR+1)



18.4.6 TIMx event generation register (TIMx\_EGR)

Address offset: 0x14

Reset value: 0x0000



Bit 0 UG: Update generation

This bit can be set by software, it is automatically cleared by hardware.

0: No action

1: Re-initialize the counter and generates an update of the registers

#### Timers



Timer configuration

OC1M: Output compare 1 mode

110: PWM mode 1 - In upcounting, channel 1 is active as

long as TIMx\_CNTTIMx\_CCR1 else active (OC1REF=1).

#### 18.4.7 TIMx capture/compare mode register 1 (TIMx\_CCMR1)

Address offset: 0x18 Reset value: 0x0000

The channels can be used in input (capture mode) or in output (compare mode). The direction of a channel is defined by configuring the corresponding CCxS bits. All the other bits of this register have a different function in input and in output mode. For a given bit, OCxx describes its function when the channel is configured in output, ICxx describes its function when the channel is configured in input. Take care that the same bit can have a different meaning for the input stage and for the output stage.





#### 18.4.13 TIMx capture/compare register 1 (TIMx\_CCR1)

Address offset: 0x34

Reset value: 0x0000 0000

| 31    | 30                                | 29    | 28    | 27    | 26    | 25    | 24    | 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
|-------|-----------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
|       | CCR1[31:16] (depending on timers) |       |       |       |       |       |       |       |       |       |       |       |       |       |       |
| rw/ro | rw/ro                             | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro |
|       |                                   |       |       |       |       |       |       |       |       |       |       |       |       |       |       |
| 15    | 14                                | 13    | 12    | 11    | 10    | 9     | 8     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|       | CCR1[15:0]                        |       |       |       |       |       |       |       |       |       |       |       |       |       |       |
| rw/ro | rw/ro                             | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro |

TIM3->CCR1 = 750; // Set Duty PWM1, ARR=1000 => Duty cycle = 75% for channel 1



#### 18.4.1 TIMx control register 1 (TIMx\_CR1)

Address offset: 0x00

Reset value: 0x0000

| 15       | 14       | 13 | 12 | 11 | 10 | 9   | 8     | 7    | 6  | 5  | 4   | 3   | 2   | 1    | 0   |
|----------|----------|----|----|----|----|-----|-------|------|----|----|-----|-----|-----|------|-----|
| Personal |          |    |    |    |    | CKD | [1:0] | ARPE | CI | MS | DIR | OPM | URS | UDIS | CEN |
|          | Reserved |    |    |    |    |     |       | rw   | rw | rw | rw  | rw  | rw  | rw   | rw  |
|          |          |    |    |    |    |     |       |      |    |    |     |     |     |      |     |



#### **Timer Configuration code:**

```
RCC->APB1ENR |= (1<<1); // Open clock Timer3
TIM3->PSC = 100; // Prescale
                    // Autoreload : Counter Resolution
TIM3->ARR = 1000;
TIM3->EGR |= 1;
                // Up Counter
// Timer 3 Gen PWM config
TIM3->CCMR1 |= 0x6060; // Set PWM channel 1 and PWM Channel 2
TIM3->CCMR2 |= 0x6060; // Set PWM channel 3 and PWM Channel 4
// Duty Cycle:
TIM3->CCR1 = 750;
TIM3->CCR2 = 250;
TIM3->CCR3 = 750;
TIM3->CCR4 = 100;
TIM3->CCER |= 0x1111; // Enable PWM1,PWM2,PWM3,andPWM4
                // Enable TIM3
TIM3->CR1 |= 1;
```

#### Timers



Timer 3 Frequency: F = 84MHz/(Psc+1)(ARR+1)=830,85 Hz, Period= 1,2 ms

Channel 1: Duty Cycle = 75% = 902 us

Channel 2: Duty Cycle = 25% = 300 us

