# CSC 252: Computer Organization Spring 2018: Lecture 13

Instructor: Yuhao Zhu

Department of Computer Science
University of Rochester

#### **Action Items:**

- Assignment 3 is due tomorrow, midnight
- Mid-term: March 8

#### **Announcement**

- Programming Assignment 3 is due on tomorrow, midnight
- Mid-term exam: March 8; in class
- Prof. Scott has some past exams posted: <a href="https://www.cs.rochester.edu/courses/252/spring2014/resources.shtml">https://www.cs.rochester.edu/courses/252/spring2014/resources.shtml</a>

| Sun<br>25 | Mon<br>26 | Tue<br>27  | Wed<br>28 | Thu         | Fri<br>2 | Sat<br>3 |
|-----------|-----------|------------|-----------|-------------|----------|----------|
|           |           |            |           | Lecture     | A3 due   |          |
| 4         | 5         | 6          | 7         | 8           | 9        | 10       |
|           |           |            |           |             |          |          |
|           |           | Lecture    |           | Midterm     |          |          |
| 11        | 12        | Lecture 13 | 14        | Midterm  15 | 16       | 17       |

#### **Announcement**

- Programming Assignment 3 is due on tomorrow, midnight
- Mid-term exam: March 8; in class
- Prof. Scott has some past exams posted: <a href="https://www.cs.rochester.edu/courses/252/spring2014/resources.shtml">https://www.cs.rochester.edu/courses/252/spring2014/resources.shtml</a>



#### Pipeline Example



#### System Characteristics

- Computation requires total of 300 picoseconds
- Additional 20 picoseconds to save result in register
- Delay for each instruction: 320 ps
- Can push a new instruction every 320 ps
- Throughput of the system: 3.12 Giga Instructions Per Second (GIPS)

### 3-Stage Pipelined Version



#### System Characteristics

- Delay for each instruction: 360 ps (60 ps in loading registers)
- Can push a new instruction every 120 ps
- Throughput of the system: 8.33 Giga Instructions Per Second (GIPS)

















### Pipeline Stages

#### **Fetch**

- Select current PC
- Read instruction
- Compute incremented PC

#### Decode

Read program registers

#### **Execute**

Operate ALU

#### Memory

Read or write data memory

PC

#### Write Back

Update register file



### **Basic Pipelining Summary**

- Pros:Increase throughput by breaking up long combinational paths
- Cons: May increase latency. Need new registers
  - Can't do better than slowest component (bottleneck)



#### Interleaving



- Use multiple copies of the slow component
- Interleave between them
  - Cycle by cycle
- Throughput goes up
- N-way interleaving equivalent to N-stage pipeline in performance

### Today: Making the Pipeline Really Work

- Control Dependencies
  - Inserting Nops
  - Stalling
  - Delay Slots
  - Branch Prediction
- Data Dependencies
  - Inserting Nops
  - Stalling
  - Out-of-order execution

- **Definition**: Outcome of instruction A determines whether or not instruction B should be executed or not.
- Inserting Nops wastes pipeline slots
- Can we do better than that?
- Two strategies:
  - Delay slots
  - Branch Prediction

```
xorg %rax, %rax
jne L1  # Not taken
irmovq $1, %rax  # Fall Through
L1 irmovq $4, %rcx  # Target
irmovq $3, %rax  # Target + 1
```

- Definition: Outcome of instruction A determines whether or not instruction B should be executed or not.
- Inserting Nops wastes pipeline slots
- Can we do better than that?
- Two strategies:
  - Delay slots
  - Branch Prediction

```
xorg %rax, %rax
jne L1  # Not taken
irmovq $1, %rax  # Fall Through
L1 irmovq $4, %rcx  # Target
irmovq $3, %rax  # Target + 1
```

- **Definition**: Outcome of instruction A determines whether or not instruction B should be executed or not.
- Inserting Nops wastes pipeline slots
- Can we do better than that?
- Two strategies:
  - Delay slots
  - Branch Prediction

```
xorg %rax, %rax

jne L1

irmovq $1, %rax

f D

# Not taken

F

F

Irmovq $4, %rax

# Target

irmovq $3, %rax

# Target + 1
```

- **Definition**: Outcome of instruction A determines whether or not instruction B should be executed or not.
- Inserting Nops wastes pipeline slots
- Can we do better than that?
- Two strategies:
  - Delay slots
  - Branch Prediction

```
xorg %rax, %rax

jne L1

irmovq $1, %rax

f D

irmovq $4, %rax

# Target

irmovq $3, %rax

# Target + 1
```

- **Definition**: Outcome of instruction A determines whether or not instruction B should be executed or not.
- Inserting Nops wastes pipeline slots
- Can we do better than that?
- Two strategies:
  - Delay slots
  - Branch Prediction

```
xorg %rax, %rax
jne L1  # Not taken  F D
nop
irmovq $1, %rax  # Fall Through
irmovq $4, %rcx  # Target
irmovq $3, %rax  # Target + 1
```

- **Definition**: Outcome of instruction A determines whether or not instruction B should be executed or not.
- Inserting Nops wastes pipeline slots
- Can we do better than that?
- Two strategies:
  - Delay slots
  - Branch Prediction

```
3
                                  1
                                           4
xorq %rax, %rax
                                  F
                                    D
                                          M
jne L1
                     Not taken
                                    F
                                        F
                                          D
nop
irmovq $1, %rax
                    # Fall Through
irmovq $4, %rcx
                      Target
irmovq $3, %rax
                      Target + 1
```

- **Definition**: Outcome of instruction A determines whether or not instruction B should be executed or not.
- Inserting Nops wastes pipeline slots
- Can we do better than that?
- Two strategies:
  - Delay slots
  - Branch Prediction

```
3
                                       1
                                                4
    xorq %rax, %rax
                                       F
                                          D
                                                M
    jne L1
                         # Not taken
                                             F
                                                D
    nop
                                                F
    nop
    irmovq $1, %rax
                         # Fall Through
    irmovq $4, %rcx
T<sub>1</sub>1
                         # Target
    irmovq $3, %rax
                         # Target + 1
```

- Definition: Outcome of instruction A determines whether or not instruction B should be executed or not.
- Inserting Nops wastes pipeline slots
- Can we do better than that?
- Two strategies:
  - Delay slots
  - Branch Prediction

```
3
                                        1
                                                    5
    xorq %rax, %rax
                                        F
                                           D
                                              Ε
                                                 M
                                                    W
    jne L1
                                           F
                         # Not taken
                                                    M
                                              F
                                                    Ε
    nop
    nop
                                                    D
    irmovq $1, %rax
                         # Fall Through
                                                    F
    irmovq $4, %rcx
T<sub>1</sub>1
                         # Target
    irmovq $3, %rax
                         # Target + 1
```

- **Definition**: Outcome of instruction A determines whether or not instruction B should be executed or not.
- Inserting Nops wastes pipeline slots
- Can we do better than that?
- Two strategies:
  - Delay slots
  - Branch Prediction





```
3 4 5
                                                        7 8
    xorq %rax, %rax
                                       F
                                          D
                                             Ε
                                                M
                                                    W
    ine L1
                                                 Ε
                                                    M
                                                       W
                         Can we make use of
    nop
                                             F
                                                    Ε
                                                          W
                                                 D
                                                       M
                         the 2 wasted slots?
    nop
                                                    D
                                                       Ε
                                                          M
                                                             W
    irmovg $1, %rax
                                                    F
                         # Fall Through
                                                          Ε
                                                             M
                                                                W
L1
    irmovq $4, %rcx
                         # Target
                                                       F
                                                             Ε
                                                                М
    irmovq $3, %rax
                         # Target + 1
                                                          F
                                                             D
                                                                Ε
                                    if (cond) {
                                       do A();
                                    } else {
                                       do B();
                                    do_C();
```

```
xorq %rax, %rax
                                          F
                                             D
                                                Ε
                                                    M
                                                       W
     ine L1
                                             F
                                                    Ε
                                                          W
                                                       M
                           Can we make use of
     nop
                                                F
                                                    D
                                                       Ε
                                                             W
                                                          M
                           the 2 wasted slots?
     nop
                                                       D
                                                          Ε
                                                              М
                                                                 W
     irmovg $1, %rax
                                                       F
                           # Fall Through
                                                              Ε
                                                                 M
                                                                    W
L1
     irmovq $4, %rcx
                           # Target
                                                           F
                                                                 Ε
                                                              D
                                                                    М
                           # Target + 1
     irmovq $3, %rax
                                                              F
                                                                 D
                                                                    Ε
```

Have to make sure do\_C doesn't depend on do A and do B!!!

```
if (cond) {
   do_A();
} else {
   do_B();
}
do C();
```

5

```
xorq %rax, %rax
                                          F
                                             D
                                                Ε
                                                    M
                                                       W
     ine L1
                                             F
                                                    Ε
                                                       M
                                                          W
                           Can we make use of
     nop
                                                F
                                                       Ε
                                                             W
                                                    D
                                                          M
                           the 2 wasted slots?
     nop
                                                       D
                                                          Ε
                                                              М
                                                                 W
     irmovg $1, %rax
                                                       F
                           # Fall Through
                                                              Ε
                                                                 M
                                                                    W
L1
    irmovq $4, %rcx
                           # Target
                                                           F
                                                                 Ε
                                                              D
                                                                    М
                           # Target + 1
     irmovq $3, %rax
                                                              F
                                                                 D
                                                                    Ε
```

5

7

# A less obvious example

```
do_C();
if (cond) {
   do_A();
} else {
   do_B();
}
```

```
xorq %rax, %rax
                                         F
                                             D
                                                Ε
                                                   M
                                                      W
     ine L1
                                                   Ε
                                                          W
                                                      M
                          Can we make use of
     nop
                                                F
                                                   D
                                                       Ε
                                                             W
                                                          M
                           the 2 wasted slots?
     nop
                                                      D
                                                          Ε
                                                             М
                                                                W
     irmovg $1, %rax
                          # Fall Through
                                                       F
                                                             Ε
                                                                M
                                                                   W
L1
    irmovq $4, %rcx
                          # Target
                                                                Ε
                                                                    М
    irmovq $3, %rax
                          # Target + 1
                                                             F
                                                                D
                                                                    Ε
```

3 4 5

7 8

# A less obvious example

```
do_C();
    add A, B

if (cond) {
    or C, D

    do_A();
    sub E, F

    jle 0x200

    do_B();
    add A, C
}
```

```
xorq %rax, %rax
                                         F
                                             D
                                                Ε
                                                   M
                                                      W
     ine L1
                                                   Ε
                                                          W
                                                      M
                          Can we make use of
     nop
                                                F
                                                   D
                                                       Ε
                                                             W
                                                          M
                           the 2 wasted slots?
     nop
                                                       D
                                                          Ε
                                                             М
                                                                W
     irmovg $1, %rax
                          # Fall Through
                                                       F
                                                             Ε
                                                                M
                                                                    W
L1
    irmovq $4, %rcx
                          # Target
                                                                 Ε
                                                                    М
    irmovq $3, %rax
                           # Target + 1
                                                             F
                                                                 D
                                                                    Ε
```

# A less obvious example

```
do_C();
if (cond) {
   do_A();
} else {
   do_B();
}
```

```
add A, B

or C, D

sub E, F

sub E, F

jle 0x200

or C, D

add A, C

add A, C
```

4 5

```
xorq %rax, %rax
                                          F
                                             D
                                                Ε
                                                   M
                                                       W
     ine L1
                                                    Ε
                                                          W
                                                       M
                          Can we make use of
     nop
                                                F
                                                   D
                                                       Ε
                                                             W
                                                          M
                           the 2 wasted slots?
     nop
                                                       D
                                                          Ε
                                                             M
                                                                W
     irmovg $1, %rax
                           # Fall Through
                                                       F
                                                              Ε
                                                                 M
                                                                    W
L1
    irmovq $4, %rcx
                           # Target
                                                                 Ε
                                                                    М
    irmovq $3, %rax
                             Target + 1
                                                              F
                                                                 D
                                                                    Ε
```

## A less obvious example

```
do_C();
if (cond) {
   do_A();
} else {
   do_B();
}
```

```
add A, B

or C, D

sub E, F

sub E, F

jle 0x200

jle 0x200

or C, D

add A, C

Why don't we move the sub instruction?
```

#### **Branch Prediction**

#### Static Prediction

- Always Taken
- Always Not-taken

#### **Dynamic Prediction**

Dynamically predict taken/not-taken for each specific jump instruction

If prediction is correct: pipeline moves forward without stalling

If mispredicted: kill mis-executed instructions, start from the correct target

- People use jumps to check corner cases. These branches are mostly not taken because corner cases are rare.
- People use jumps to implement loops. These branches are mostly taken because a loop takes multiple iterations.

- People use jumps to check corner cases. These branches are mostly not taken because corner cases are rare.
- People use jumps to implement loops. These branches are mostly taken because a loop takes multiple iterations.

```
cmpq %rsi,%rdi
  jle .corner_case
  <do_A>
.corner_case:
    <do_B>
    ret
```

- People use jumps to check corner cases. These branches are mostly not taken because corner cases are rare.
- People use jumps to implement loops. These branches are mostly taken because a loop takes multiple iterations.

- People use jumps to check corner cases. These branches are mostly not taken because corner cases are rare.
- People use jumps to implement loops. These branches are mostly taken because a loop takes multiple iterations.

- People use jumps to check corner cases. These branches are mostly not taken because corner cases are rare.
- People use jumps to implement loops. These branches are mostly taken because a loop takes multiple iterations.

#### **Static Prediction**

#### Observation: Two uses of jumps

- People use jumps to check corner cases. These branches are mostly not taken because corner cases are rare.
- People use jumps to implement loops. These branches are mostly taken because a loop takes multiple iterations.

#### Strategy:

- Forward jumps (i.e., if-else): always predict not-taken
- Backward jumps (i.e., loop): always predict taken

#### **Static Prediction**

Knowing branch prediction strategy helps us write faster code

- Any difference between the following two code snippets?
- What if you know that hardware uses the always non-taken branch prediction?

```
if (cond) {
   do_A()
   do_B()
} else {
   do_B()
   do_A()
}
```

- Simplest idea:
  - If last time taken, predict taken; if last time not-taken, predict not-taken
  - Called 1-bit branch predictor
  - Works nicely for loops

- Simplest idea:
  - If last time taken, predict taken; if last time not-taken, predict not-taken
  - Called 1-bit branch predictor
  - Works nicely for loops

```
for (i=0; i < 5; i++) {...}
```

#### Simplest idea:

- If last time taken, predict taken; if last time not-taken, predict not-taken
- Called 1-bit branch predictor
- Works nicely for loops

for 
$$(i=0; i < 5; i++) {...}$$

| Iteration #1      | 0 | 1 | 2 | 3 | 4 |
|-------------------|---|---|---|---|---|
| Predicted Outcome | N | Т | Т | Т | Т |
| Actual Outcome    | Т | Т | Т | Т | N |

#### Simplest idea:

- If last time taken, predict taken; if last time not-taken, predict not-taken
- Called 1-bit branch predictor
- Works nicely for loops

for 
$$(i=0; i < 5; i++) {...}$$

| Iteration #1      | 0 | 1 | 2 | 3 | 4 |
|-------------------|---|---|---|---|---|
| Predicted Outcome | N | Ţ | Т | Т | Т |
| Actual Outcome    | Т | Т | Т | Т | N |

- With 1-bit prediction, we change our mind instantly if mispredict
- Might be too quick. Thus 2-bit branch prediction: we have to mispredict twice in a row before changing our mind

- With 1-bit prediction, we change our mind instantly if mispredict
- Might be too quick. Thus 2-bit branch prediction: we have to mispredict twice in a row before changing our mind

for 
$$(i=0; i < 5; i++) {...}$$

| Predict with 1-bit | N | Т | Т | Т | Т |
|--------------------|---|---|---|---|---|
| Actual Outcome     | Т | Т | Т | Т | Ν |
| Predict with 2-bit | N | N | Т | Т | Т |

- With 1-bit prediction, we change our mind instantly if mispredict
- Might be too quick. Thus 2-bit branch prediction: we have to mispredict twice in a row before changing our mind

for 
$$(i=0; i < 5; i++) {...}$$

| Predict with 1-bit | N | Т | Т | Т | Т | N | Τ | Τ | Т | Т |
|--------------------|---|---|---|---|---|---|---|---|---|---|
| Actual Outcome     | Т | Т | Т | Т | N | Т | Т | Т | Т | Ν |
| Predict with 2-bit | N | N | Т | Т | Т | Т | Т | Т | T | T |
|                    |   | • |   |   | • |   |   |   |   |   |

- With 1-bit prediction, we change our mind instantly if mispredict
- Might be too quick. Thus 2-bit branch prediction: we have to mispredict twice in a row before changing our mind





- With 1-bit prediction, we change our mind instantly if mispredict
- Might be too quick. Thus 2-bit branch prediction: we have to mispredict twice in a row before changing our mind





## More Advanced Dynamic Prediction

- Look for past histories across instructions
- Branches are often correlated
  - Direction of one branch determines another

cond1 branch nottaken means (x <=0) branch taken

$$x = 0$$
  
if (cond1)  $x = 3$   
if (cond2)  $y = 19$   
if (x <= 0)  $z = 13$ 

#### How to Keep The Predictions?

- Branch Target Buffer (BTB)
  - A separate memory that's not visible to programmers
  - Keep tracks of the target for each branch instruction

Instruction Memory

| instruction word | Branch target |
|------------------|---------------|
|                  |               |
|                  |               |
| _                |               |
|                  | •             |
|                  |               |
|                  |               |
|                  |               |

## What Happens If We Mispredict?



#### Cancel instructions when mispredicted

- Detect branch not-taken in execute stage
- On following cycle, replace instructions in execute and decode by bubbles
- No side effects have occurred yet

# Today: Making the Pipeline Really Work

- Control Dependencies
  - Inserting Nops
  - Stalling
  - Delay Slots
  - Branch Prediction
- Data Dependencies
  - Inserting Nops
  - Stalling
  - Out-of-order execution

```
1 irmovq $50, %rax
2 addq %rax, %rbx
3 mrmovq 100(%rbx), %rdx
```

```
1 irmovq $50, %rax
2 addq %rax, %rbx
3 mrmovq 100(%rbx), %rdx
```

```
1 irmovq $50, %rax
2 addq %rax, %rbx
3 mrmovq 100(%rbx), %rdx
```

```
1 irmovq $50, %rax
2 addq %rax, %rbx
3 mrmovq 100(%rbx), %rdx
```

- Result from one instruction used as operand for another
  - Read-after-write (RAW) dependency
- Very common in actual programs
- Must make sure our pipeline handles these properly
  - Get correct results
  - Minimize performance impact

#### Data Dependencies: No Nop

0x000: irmovq \$10,%rdx

0x00a: irmovq \$3,%rax

0x014: addq %rdx,%rax

0x016: halt



#### **Data Dependencies: 1 Nop**

0x000: irmovq \$10,%rdx

0x00a: irmovq \$3,%rax

0x014: nop

0x015: addq %rdx,%rax

0x017: halt



#### Data Dependencies: 2 Nop's

0x000: irmovq \$10,%rdx

0x00a: irmovq \$3,%rax

0x014: nop

0x015: nop

0x016: addq %rdx,%rax

0x018: halt



#### Data Dependencies: 3 Nop's

0x000: irmovg \$10,%rdx

0x00a: irmovq \$3,%rax

0x014: nop

0x015: nop

0x016: nop

0x017: addq %rdx,%rax

0x019: halt





#### Inst0

Fetch Reg Decode Reg Execute Reg Memory Reg back Reg g

| Inst1 |             | Inst0  |             |         |             |        |             |               |             |
|-------|-------------|--------|-------------|---------|-------------|--------|-------------|---------------|-------------|
| Fetch | R<br>e<br>g | Decode | R<br>e<br>g | Execute | R<br>e<br>g | Memory | R<br>e<br>g | Write<br>back | R<br>e<br>g |

| Inst2 |             | Inst1  |             | Inst0   |             |        |             |               |       |
|-------|-------------|--------|-------------|---------|-------------|--------|-------------|---------------|-------|
| Fetch | R<br>e<br>g | Decode | R<br>e<br>g | Execute | R<br>e<br>g | Memory | R<br>e<br>g | Write<br>back | R e g |

| Inst3 |             | Inst2  |             | Inst1   |             | Inst0  |             |               |             |
|-------|-------------|--------|-------------|---------|-------------|--------|-------------|---------------|-------------|
| Fetch | R<br>e<br>g | Decode | R<br>e<br>g | Execute | R<br>e<br>g | Memory | R<br>e<br>g | Write<br>back | R<br>e<br>g |

| Inst4 |             | Inst3  |             | Inst2   |   | Inst1  |             | Inst0         |             |  |
|-------|-------------|--------|-------------|---------|---|--------|-------------|---------------|-------------|--|
| Fetch | R<br>e<br>g | Decode | R<br>e<br>g | Execute | F | Memory | R<br>e<br>g | Write<br>back | R<br>e<br>g |  |

|           | Inst4  |             | Inst3   |             | Inst2  |             | Inst1         |             |
|-----------|--------|-------------|---------|-------------|--------|-------------|---------------|-------------|
| Fetch e g | Decode | R<br>e<br>g | Execute | R<br>e<br>g | Memory | R<br>e<br>g | Write<br>back | R<br>e<br>g |

|       |             |        |             | Inst4   |             | Inst3  |             | Inst2         |             |
|-------|-------------|--------|-------------|---------|-------------|--------|-------------|---------------|-------------|
| Fetch | R<br>e<br>g | Decode | R<br>e<br>g | Execute | R<br>e<br>g | Memory | R<br>e<br>g | Write<br>back | R<br>e<br>g |

|       |             |        |             |         |             | Inst4  |             | Inst3         |             |
|-------|-------------|--------|-------------|---------|-------------|--------|-------------|---------------|-------------|
| Fetch | R<br>e<br>g | Decode | R<br>e<br>g | Execute | R<br>e<br>g | Memory | R<br>e<br>g | Write<br>back | R<br>e<br>g |



# Stalling Illustration



# Stalling Illustration

#### Inst0

Fetch Reg Decode Reg Execute Reg Memory Reg back Reg g

# **Stalling Illustration**

| Inst1 |             | Inst0  |             |         |             |        |             |               |             |
|-------|-------------|--------|-------------|---------|-------------|--------|-------------|---------------|-------------|
| Fetch | R<br>e<br>g | Decode | R<br>e<br>g | Execute | R<br>e<br>g | Memory | R<br>e<br>g | Write<br>back | R<br>e<br>g |

| Inst2 |             |   | Inst1  |        | Inst0   |             |        |             |               |             |
|-------|-------------|---|--------|--------|---------|-------------|--------|-------------|---------------|-------------|
| Fetch | R<br>e<br>g | 1 | Decode | ₹<br>9 | Execute | R<br>e<br>g | Memory | R<br>e<br>g | Write<br>back | R<br>e<br>g |

| Inst3 |             | Inst2  |             | Inst1   |             | Inst0  |             |               |             |
|-------|-------------|--------|-------------|---------|-------------|--------|-------------|---------------|-------------|
| Fetch | R<br>e<br>g | Decode | R<br>e<br>g | Execute | R<br>e<br>g | Memory | R<br>e<br>g | Write<br>back | R<br>e<br>g |

| Inst3 |             | Inst2  |             | bubble<br>(nop) |             | Inst1  |             | Inst0         |             |
|-------|-------------|--------|-------------|-----------------|-------------|--------|-------------|---------------|-------------|
| Fetch | R<br>e<br>g | Decode | R<br>e<br>g | Execute         | R<br>e<br>g | Memory | R<br>e<br>g | Write<br>back | R<br>e<br>g |

| Inst3 |             | Inst2  |             | bubble<br>(nop) |             | bubble<br>(nop) |             | Inst1         |             |
|-------|-------------|--------|-------------|-----------------|-------------|-----------------|-------------|---------------|-------------|
| Fetch | R<br>e<br>g | Decode | R<br>e<br>g | Execute         | R<br>e<br>g | Memory          | R<br>e<br>g | Write<br>back | R<br>e<br>g |

| Inst4 |             | Inst3  |             | Inst2   |             | bubble<br>(nop) |             | bubble<br>(nop) |             |
|-------|-------------|--------|-------------|---------|-------------|-----------------|-------------|-----------------|-------------|
| Fetch | R<br>e<br>g | Decode | R<br>e<br>g | Execute | R<br>e<br>g | Memory          | R<br>e<br>g | Write<br>back   | R<br>e<br>g |

















# Stalling for Data Dependencies



- If instruction follows too closely after one that writes register, slow it down
- Hold instruction in decode
- Think of it as dynamically injecting nops into execute stage

# Stalling X3

0x000: irmovq \$10,%rdx

0x00a: irmovq \$3,%rax

bubble
bubble

bubble

0x014: addq %rdx,%rax

0x016: halt

1

2

3

4 5

F Ε D M W F Ε M W D M W Ε W M Ε M W Ε M W Ε D M W

6 7 8 9 10

- 11

# **Detecting Stall Condition**

0x000: irmovq \$10,%rdx 0x00a: irmovq \$3,%rax

0x014: nop

0x015: nop

#### bubble

0x016: addq %rdx,%rax

0x018: halt



# **Data Forwarding**

#### Naïve Pipeline

- Register isn't written until completion of write-back stage
- Source operands read from register file in decode stage
- The decode stage can't start until the write-back stage finishes

#### Observation

Value generated in execute or memory stage

#### Trick

- Pass value directly from generating instruction to decode stage
- Needs to be available at end of decode stage

# Data Forwarding Example

0x000: irmovq \$10,%rdx
0x00a: irmovq \$3,%rax
0x014: nop
0x015: nop
0x016: addq %rdx,%rax
0x018: halt

- irmovq in write-back stage
- Destination value in W pipeline register
- Forward as valB for decode stage



# Data Forwarding Example #2

0x000: irmovq \$10,%rdx
0x00a: irmovq \$3,%rax
0x014: addq %rdx,%rax
0x016: halt

#### Register %rdx

- Generated by ALU during previous cycle
- Forward from memory as valA

#### Register %rax

- Value just generated by ALU
- Forward from execute as valB



# **Forwarding Priority**

0x000: irmovq \$1, %rax
0x00a: irmovq \$2, %rax
0x014: irmovq \$3, %rax
0x01e: rrmovq %rax, %rdx
0x020: halt

F

### Multiple Forwarding Choices

- Which one should have priority
- Match serial semantics
- Use matching value from earliest pipeline stage



- Compiler could do this, but has limitations
- Generally done in hardware

# Long-latency instruction. Forces the pipeline to stall.

```
r0 = r1 + r2
r3 = MEM[r0]
r4 = r3 + r6
r7 = r5 + r1
...
r4 = r3 + r6
r4 = r3 + r6
```

$$r0 = r1 + r2$$
 Is this correct?  $r0 = r1 + r2$   
 $r3 = MEM[r0]$   
 $r4 = r3 + r6$   
 $r6 = r5 + r1$   
...
 $r4 = r3 + r6$ 



If you are interested, Google "Tomasolu Algorithm." It is the algorithm that is most widely implemented in modern hardware to get out-of-order execution right.