













**DRV8833** 

## ZHCS016E - JANUARY 2011 - REVISED JULY 2015 DRV8833 双路 H 桥电机驱动器

### 特性

- 双路 H 桥电流控制电机驱动器
  - 可以驱动两部直流电机或一部步进电机
  - 低金属氧化物半导体场效应晶体管 (MOSFET) 导通电阻: 高侧 (HS) + 低侧 (LS) 360mΩ
- 输出电流(V<sub>M</sub> = 5V, 25°C 时)
  - 采用 PWP/RTY 封装: 每条 H 桥的 RMS 电流 为 1.5A, 峰值电流为 2A
  - 采用 PW 封装: 每条 H 桥的 RMS 电流为 500mA, 峰值电流为 2A
- 可以将输出并联,以实现
  - 3A RMS 电流、4A 峰值电流(PWP 和 RTY 封 装)
  - 1A RMS 电流、4A 峰值电流(PW 封装)
- 宽电源电压范围: 2.7V 至 10.8V
- PWM 绕组电流调节/电流限制
- 耐热增强型表面贴装封装

### 2 应用

- 电池供电式玩具
- 服务点 (POS) 打印机
- 视频安保摄像机
- 办公自动化设备
- 游戏机
- 机器人

#### 3 说明

DRV8833器件为玩具、打印机及其他机电一体化应用 提供了一款双桥电机驱动器 解决方案。

该器件具有两个 H 桥驱动器, 能够驱动两部直流刷式 电机、一部双极步进电机、多个螺线管或其他感性负

每个 H 桥的输出驱动器模块由配置为 H 桥的 N 沟道功 率 MOSFET 组成,用于驱动电机绕组。每个 H 桥均 具备调节或限制绕组电流的电路。

该器件利用故障输出引脚实现内部关断功能, 提供过流 保护、短路保护、欠压锁定和过热保护。另外,还提供 了一种低功耗休眠模式。

DRV8833 采用带有 PowerPAD™16 引脚超薄型四方 扁平无引线 (WQFN) 封装 (环保型:符合 RoHS 标准 目不含锑/溴)。

#### 器件信息(1)

| 器件型号    | 封装          | 封装尺寸 (标称值)      |  |  |
|---------|-------------|-----------------|--|--|
|         | TSSOP (16)  | 5.00mm x 4.40mm |  |  |
| DRV8833 | HTSSOP (16) | 5.00mm x 4.40mm |  |  |
|         | WQFN (16)   | 4.00mm x 4.00mm |  |  |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。

### 简化电路原理图 2.7 to 10.8 V **DRV8833 PWM** 1.5 A Controller nSLEEP Stepper or 000 Brushed DC **Motor Driver** nFAULT 1.5 A



| _ | $\rightarrow$ |
|---|---------------|
| _ | ᆂ             |
| _ | `\~           |
|   |               |

| 1 | 特性 1                                 | 8 Application and Implementation      | 12 |
|---|--------------------------------------|---------------------------------------|----|
| 2 | 应用 1                                 | 8.1 Application Information           | 12 |
| 3 | 说明1                                  | 8.2 Typical Application               |    |
| 4 | 修订历史记录 2                             | 9 Power Supply Recommendations        | 14 |
| 5 | Pin Configuration and Functions      | 9.1 Bulk Capacitance                  | 14 |
| 6 | Specifications5                      | 9.2 Power Supply and Logic Sequencing | 14 |
| • | 6.1 Absolute Maximum Ratings         | 10 Layout                             | 15 |
|   | 6.2 ESD Ratings                      | 10.1 Layout Guidelines                | 15 |
|   | 6.3 Recommended Operating Conditions | 10.2 Layout Example                   | 15 |
|   | 6.4 Thermal Information              | 10.3 Thermal Considerations           | 16 |
|   | 6.5 Electrical Characteristics6      | 10.4 Power Dissipation                | 16 |
|   | 6.6 Typical Characteristics          | <b>11</b> 器件和文档支持                     | 17 |
| 7 | Detailed Description 8               | 11.1 文档支持                             | 17 |
|   | 7.1 Overview 8                       | 11.2 社区资源                             | 17 |
|   | 7.2 Functional Block Diagram 8       | 11.3 商标                               | 17 |
|   | 7.3 Feature Description9             | 11.4 静电放电警告                           | 17 |
|   | 7.4 Device Functional Modes11        | 11.5 Glossary                         |    |
|   |                                      | 12 机械、封装和可订购信息                        | 17 |

**4** 修订历史记录 注:之前版本的页码可能与当前版本有所不同。

| CI | nanges from Revision D (March 2015) to Revision E                        | Page |
|----|--------------------------------------------------------------------------|------|
| •  | 已更新特性分项,以包括其他封装规范                                                        | 1    |
| •  | Added note back to Pin Functions regarding the different I/O types       | 3    |
| •  | Corrected the device name and current regulation description in Overview | 8    |
| •  | Corrected output current to 1.5-A RMS from 700-mA RMS                    | 8    |
| CI | nanges from Revision C (January 2013) to Revision D                      | Page |
| •  | 己添加 ESD 额定值表,特性 描述部分,器件功能模式,应用和实施部分,电源相关建议部分,布局部分,器件和文                   |      |



#### 5 Pin Configuration and Functions



#### Pin Functions

|                            | PIN        |                    |             |                                             | EXTERNAL COMPONENTS                                                                                                   |
|----------------------------|------------|--------------------|-------------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| NAME WQFN HTSSOP,<br>TSSOP |            | I/O <sup>(1)</sup> | DESCRIPTION | OR CONNECTIONS                              |                                                                                                                       |
| POWER AN                   | D GROUND   |                    |             |                                             |                                                                                                                       |
| GND                        | 11<br>PPAD | 13                 |             | Device ground. HTSSOP package has PowerPAD. | Both the GND pin and device PowerPAD must be connected to ground.                                                     |
| VINT                       | 12         | 14                 | _           | Internal supply bypass                      | Bypass to GND with 2.2- $\mu$ F, 6.3-V capacitor.                                                                     |
| VM                         | 10         | 12                 | _           | Device power supply                         | Connect to motor supply. A 10-µF (minimum) ceramic bypass capacitor to GND is recommended.                            |
| VCP                        | 9          | 11                 | Ю           | High-side gate drive voltage                | Connect a 0.01-µF, 16-V (minimum) X7R ceramic capacitor to VM.                                                        |
| CONTROL                    |            |                    |             |                                             |                                                                                                                       |
| AIN1                       | 14         | 16                 | 1           | Bridge A input 1                            | Logic input controls state of AOUT1. Internal pulldown.                                                               |
| AIN2                       | 13         | 15                 | I           | Bridge A input 2                            | Logic input controls state of AOUT2. Internal pulldown.                                                               |
| BIN1                       | 7          | 9                  | I           | Bridge B input 1                            | Logic input controls state of BOUT1. Internal pulldown.                                                               |
| BIN2                       | 8          | 10                 | 1           | Bridge B input 2                            | Logic input controls state of BOUT2. Internal pulldown.                                                               |
| nSLEEP                     | 15         | 1                  | I           | Sleep mode input                            | Logic high to enable device, logic low to enter low-power sleep mode and reset all internal logic. Internal pulldown. |

(1) I = Input, O = Output, OZ = Tri-state output, OD = Open-drain output, IO = Input/output



## Pin Functions (continued)

|        | PIN  |                  | EXTERNAL COM       |                                      | EXTERNAL COMPONENTS                                                                  |  |  |
|--------|------|------------------|--------------------|--------------------------------------|--------------------------------------------------------------------------------------|--|--|
| NAME   | WQFN | HTSSOP,<br>TSSOP | I/O <sup>(1)</sup> | DESCRIPTION                          | OR CONNECTIONS                                                                       |  |  |
| STATUS |      |                  |                    |                                      |                                                                                      |  |  |
| nFAULT | 6    | 8                | OD                 | Fault output                         | Logic low when in fault condition (overtemperature, overcurrent)                     |  |  |
| OUTPUT | ·    |                  |                    |                                      | •                                                                                    |  |  |
| AISEN  | 1    | 3                | Ю                  | Bridge A ground / I <sub>SENSE</sub> | Connect to current sense resistor for bridge A, or GND if current control not needed |  |  |
| BISEN  | 4    | 6                | Ю                  | Bridge B ground / I <sub>SENSE</sub> | Connect to current sense resistor for bridge B, or GND if current control not needed |  |  |
| AOUT1  | 16   | 2                | 0                  | Bridge A output 1                    | Connect to metal winding A                                                           |  |  |
| AOUT2  | 2    | 4                | 0                  | Bridge A output 2                    | Connect to motor winding A                                                           |  |  |
| BOUT1  | 5    | 7                | 0                  | Bridge B output 1                    | Connect to motor winding B                                                           |  |  |
| BOUT2  | 3    | 5                | 0                  | Bridge B output 2                    | Connect to motor winding B                                                           |  |  |



#### **Specifications**

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                 | MIN       | MAX       | UNIT |
|------------------|---------------------------------|-----------|-----------|------|
| VM               | Power supply voltage            | -0.3      | 11.8      | V    |
|                  | Digital input pin voltage       | -0.5      | 7         | V    |
|                  | xISEN pin voltage               | -0.3      | 0.5       | V    |
|                  | Peak motor drive output current | Internall | y limited | Α    |
| TJ               | Operating junction temperature  | -40       | 150       | °C   |
| T <sub>stg</sub> | Storage temperature             | -60       | 150       | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                |      |                            |                                                                               | VALUE | UNIT |
|----------------|------|----------------------------|-------------------------------------------------------------------------------|-------|------|
|                |      | Flootroototio              | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>   | ±4000 |      |
| V <sub>(</sub> | ESD) | Electrostatic<br>discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±1500 | V    |

- JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

 $T_A = 25$ °C (unless otherwise noted)

|                    |                                                                           | MIN  | NOM MAX | UNIT |
|--------------------|---------------------------------------------------------------------------|------|---------|------|
| $V_{M}$            | Motor power supply voltage range (1)                                      | 2.7  | 10.8    | V    |
| $V_{\text{DIGIN}}$ | Digital input pin voltage range                                           | -0.3 | 5.75    | V    |
| I <sub>OUT</sub>   | RTY package continuous RMS or DC output current per bridge <sup>(2)</sup> |      | 1.5     | Α    |

- $R_{DS(ON)}$  increases and maximum output current is reduced at VM supply voltages below 5 V.  $V_{M}=5$  V, power dissipation and thermal limits must be observed.

#### 6.4 Thermal Information

|                      |                                              |                 | DRV8833       |               |      |
|----------------------|----------------------------------------------|-----------------|---------------|---------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | PWP<br>(HTSSOP) | RTY<br>(WQFN) | PW<br>(TSSOP) | UNIT |
|                      |                                              | 16 PINS         | 16 PINS       | 16 PINS       |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 40.5            | 37.2          | 103.1         | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 32.9            | 34.3          | 38            | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 28.8            | 15.3          | 48.1          | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 0.6             | 0.3           | 3             | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 11.5            | 15.4          | 47.5          | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 4.8             | 3.5           | N/A           | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.



#### 6.5 Electrical Characteristics

 $T_A = 25^{\circ}C$  (unless otherwise noted)

| ,,                  | (unless otherwise noted)  PARAMETER | TEST CONDITIONS                                                                              | MIN | TYP  | MAX | UNIT                                  |
|---------------------|-------------------------------------|----------------------------------------------------------------------------------------------|-----|------|-----|---------------------------------------|
| POWER S             | SUPPLY                              |                                                                                              |     |      |     |                                       |
| I <sub>VM</sub>     | VM operating supply current         | V <sub>M</sub> = 5 V, xIN1 = 0 V, xIN2 = 0 V                                                 |     | 1.7  | 3   | mA                                    |
| I <sub>VMQ</sub>    | VM sleep mode supply current        | V <sub>M</sub> = 5 V                                                                         |     | 1.6  | 2.5 | μА                                    |
| V <sub>UVLO</sub>   | VM undervoltage lockout voltage     | V <sub>M</sub> falling                                                                       |     |      | 2.6 | V                                     |
| V <sub>HYS</sub>    | VM undervoltage lockout hysteresis  |                                                                                              |     | 90   |     | mV                                    |
| LOGIC-LE            | VEL INPUTS                          |                                                                                              |     |      |     |                                       |
|                     |                                     | nSLEEP                                                                                       |     |      | 0.5 |                                       |
| $V_{IL}$            | Input low voltage                   | All other pins                                                                               |     |      | 0.7 | V                                     |
|                     |                                     | nSLEEP                                                                                       | 2.5 |      |     |                                       |
| $V_{IH}$            | Input high voltage                  | All other pins                                                                               | 2   |      |     | V                                     |
| V <sub>HYS</sub>    | Input hysteresis                    |                                                                                              |     | 0.4  |     | V                                     |
|                     |                                     | nSLEEP                                                                                       |     | 500  |     |                                       |
| $R_{PD}$            | Input pulldown resistance           | All except nSLEEP                                                                            |     | 150  |     | kΩ                                    |
| I <sub>IL</sub>     | Input low current                   | VIN = 0                                                                                      |     |      | 1   | μА                                    |
| _                   |                                     | VIN = 3.3 V, nSLEEP                                                                          |     | 6.6  | 13  | · · · · · · · · · · · · · · · · · · · |
| I <sub>IH</sub>     | Input high current                  | VIN = 3.3 V, all except nSLEEP                                                               |     | 16.5 | 33  | μΑ                                    |
| t <sub>DEG</sub>    | Input deglitch time                 | ·                                                                                            |     | 450  |     | ns                                    |
|                     | OUTPUT (OPEN-DRAIN OUTPUT)          |                                                                                              |     |      | I   |                                       |
| V <sub>OL</sub>     | Output low voltage                  | I <sub>O</sub> = 5 mA                                                                        |     |      | 0.5 | V                                     |
| I <sub>OH</sub>     | Output high leakage current         | V <sub>O</sub> = 3.3 V                                                                       |     |      | 1   | μА                                    |
| H-BRIDGE            | FETs                                |                                                                                              |     |      |     |                                       |
|                     |                                     | V <sub>M</sub> = 5 V, I <sub>O</sub> = 500 mA, T <sub>J</sub> = 25°C                         |     | 200  |     |                                       |
|                     |                                     | V <sub>M</sub> = 5 V, I <sub>O</sub> = 500 mA, T <sub>J</sub> = 85°C                         |     |      | 325 |                                       |
|                     | HS FET on resistance                | V <sub>M</sub> = 2.7 V, I <sub>O</sub> = 500 mA, T <sub>J</sub> = 25°C                       |     | 250  |     |                                       |
| _                   |                                     | V <sub>M</sub> = 2.7 V, I <sub>O</sub> = 500 mA, T <sub>J</sub> = 85°C                       |     |      | 350 | _                                     |
| R <sub>DS(ON)</sub> |                                     | V <sub>M</sub> = 5 V, I <sub>O</sub> = 500 mA, T <sub>J</sub> = 25°C                         |     | 160  |     | mΩ                                    |
|                     |                                     | V <sub>M</sub> = 5 V, I <sub>O</sub> = 500 mA, T <sub>J</sub> = 85°C                         |     |      | 275 |                                       |
|                     | LS FET on resistance                | V <sub>M</sub> = 2.7 V, I <sub>O</sub> = 500 mA, T <sub>J</sub> = 25°C                       |     | 200  |     |                                       |
|                     |                                     | V <sub>M</sub> = 2.7 V, I <sub>O</sub> = 500 mA, T <sub>J</sub> = 85°C                       |     |      | 300 |                                       |
| I <sub>OFF</sub>    | Off-state leakage current           | V <sub>M</sub> = 5 V, T <sub>J</sub> = 25°C, V <sub>OUT</sub> = 0 V                          | -1  |      | 1   | μΑ                                    |
| MOTOR D             | RIVER                               |                                                                                              |     |      |     |                                       |
| $f_{\sf PWM}$       | Current control PWM frequency       | Internal PWM frequency                                                                       |     | 50   |     | kHz                                   |
| t <sub>R</sub>      | Rise time                           | $V_{M} = 5 \text{ V}, 16 \Omega \text{ to GND}, 10\% \text{ to } 90\% \text{ V}_{M}$         |     | 180  |     | ns                                    |
| t <sub>F</sub>      | Fall time                           | $V_{\rm M} = 5 \text{ V}, 16 \Omega \text{ to GND}, 10\% \text{ to } 90\% \text{ V}_{\rm M}$ |     | 160  |     | ns                                    |
| t <sub>PROP</sub>   | Propagation delay INx to OUTx       | V <sub>M</sub> = 5 V                                                                         |     | 1.1  |     | μs                                    |
| t <sub>DEAD</sub>   | Dead time <sup>(1)</sup>            | V <sub>M</sub> = 5 V                                                                         |     | 450  |     | ns                                    |
| PROTECT             | TION CIRCUITS                       |                                                                                              |     |      |     |                                       |
| I <sub>OCP</sub>    | Overcurrent protection trip level   |                                                                                              | 2   | 3.3  |     | Α                                     |
| t <sub>DEG</sub>    | OCP Deglitch time                   |                                                                                              | 4   |      |     | μs                                    |
| t <sub>OCP</sub>    | Overcurrent protection period       |                                                                                              |     | 1.35 |     | ms                                    |
| t <sub>TSD</sub>    | Thermal shutdown temperature        | Die temperature                                                                              | 150 | 160  | 180 | °C                                    |

<sup>(1)</sup> Internal dead time. External implementation is not necessary.



## Electrical Characteristics (接下页)

 $T_A = 25$ °C (unless otherwise noted)

| PARAMETER          |                             | TEST CONDITIONS                     | MIN | TYP  | MAX | UNIT |
|--------------------|-----------------------------|-------------------------------------|-----|------|-----|------|
| CURREN             | T CONTROL                   |                                     |     |      |     |      |
| $V_{TRIP}$         | xISEN trip voltage          |                                     | 160 | 200  | 240 | mV   |
| t <sub>BLANK</sub> | Current sense blanking time |                                     |     | 3.75 |     | μs   |
| SLEEP M            | IODE                        |                                     |     |      |     |      |
| t <sub>WAKE</sub>  | Start-up time               | nSLEEP inactive high to H-bridge on |     |      | 1   | ms   |

## 6.6 Typical Characteristics





#### 7 Detailed Description

#### 7.1 Overview

The DRV8833 device is an integrated motor driver solution for brushed DC or bipolar stepper motors. The device integrates two NMOS H-bridges and current regulation circuitry. The DRV8833 can be powered with a supply voltage from 2.7 to 10.8 V and can provide an output current up to 1.5-A RMS.

A simple PWM interface allows easy interfacing to the controller circuit.

The current regulation is a fixed frequency PWM slow decay.

The device includes a low-power sleep mode, which lets the system save power when not driving the motor.

#### 7.2 Functional Block Diagram





#### 7.3 Feature Description

#### 7.3.1 Fixed-Frequency PWM Motor Drivers

DRV8833 contains two identical H-bridge motor drivers with current-control PWM circuitry. 图 5 shows a block diagram of the circuitry.



图 5. Motor Control Circuitry

#### 7.3.2 Bridge Control and Decay Modes

The AIN1 and AIN2 input pins control the state of the AOUT1 and AOUT2 outputs; similarly, the BIN1 and BIN2 input pins control the state of the BOUT1 and BOUT2 outputs. 表 1 shows the logic.

|      |                | • | •     |                     |
|------|----------------|---|-------|---------------------|
| xIN1 | xIN2 xOUT1 xOU |   | xOUT2 | FUNCTION            |
| 0    | 0              | Z | Z     | Coast/fast decay    |
| 0    | 1              | L | Н     | Reverse             |
| 1    | 0              | Н | L     | Forward             |
| 1    | 1              | L | L     | Brake/slow<br>decay |

表 1. H-Bridge Logic

The inputs can also be used for PWM control of the motor speed. When controlling a winding with PWM, when the drive current is interrupted, the inductive nature of the motor requires that the current must continue to flow. This is called recirculation current. To handle this recirculation current, the H-bridge can operate in two different states: fast decay or slow decay. In fast decay mode, the H-bridge is disabled and recirculation current flows through the body diodes; in slow decay, the motor winding is shorted.

To PWM using fast decay, the PWM signal is applied to one xIN pin while the other is held low; to use slow decay, one xIN pin is held high.

表 2. PWM Control of Motor Speed

| xIN1 | xIN2 | FUNCTION                |  |  |  |
|------|------|-------------------------|--|--|--|
| PWM  | 0    | Forward PWM, fast decay |  |  |  |
| 1    | PWM  | Forward PWM, slow decay |  |  |  |
| 0    | PWM  | Reverse PWM, fast decay |  |  |  |
| PWM  | 1    | Reverse PWM, slow decay |  |  |  |



8 6 shows the current paths in different drive and decay modes.



图 6. Drive and Decay Modes

#### 7.3.3 Current Control

The current through the motor windings may be limited, or controlled, by a fixed-frequency PWM current regulation, or current chopping. For DC motors, current control is used to limit the start-up and stall current of the motor. For stepper motors, current control is often used at all times.

When an H-bridge is enabled, current rises through the winding at a rate dependent on the DC voltage and inductance of the winding. If the current reaches the current chopping threshold, the bridge disables the current until the beginning of the next PWM cycle. Immediately after the current is enabled, the voltage on the xISEN pin is ignored for a fixed period of time before enabling the current sense circuitry. This blanking time is fixed at 3.75 µs. This blanking time also sets the minimum on time of the PWM when operating in current chopping mode.

The PWM chopping current is set by a comparator which compares the voltage across a current sense resistor connected to the xISEN pins with a reference voltage. The reference voltage is fixed at 200 mV.

The chopping current is calculated in 公式 1.

$$I_{CHOP} = \frac{200 \text{ mV}}{R_{ISENSE}} \tag{1}$$

Example: If a 1- $\Omega$  sense resistor is used, the chopping current will be 200 mV/1  $\Omega$  = 200 mA.

Once the chopping current threshold is reached, the H-bridge switches to slow decay mode. Winding current is recirculated by enabling both of the low-side FETs in the bridge. This state is held until the beginning of the next fixed-frequency PWM cycle.

If current control is not needed, the xISEN pins should be connected directly to ground.



#### 7.3.4 nSLEEP Operation

Driving nSLEEP low will put the device into a low power sleep state. In this state, the H-bridges are disabled, the gate drive charge pump is stopped, all internal logic is reset, and all internal clocks are stopped. All inputs are ignored until nSLEEP returns inactive high. When returning from sleep mode, some time (up to 1 ms) needs to pass before the motor driver becomes fully operational. To make the board design simple, the nSLEEP can be pulled up to the supply (VM). TI recommends using a pullup resistor when this is done. This resistor limits the current to the input in case VM is higher than 6.5 V. Internally, the nSLEEP pin has a 500-k $\Omega$  resistor to GND. It also has a clamping Zener diode that clamps the voltage at the pin at 6.5 V. Currents greater than 250  $\mu$ A can cause damage to the input structure. Hence the recommended pullup resistor would be between 20 k $\Omega$  and 75 k $\Omega$ .

#### 7.3.5 Protection Circuits

The DRV8833 is fully protected against undervoltage, overcurrent and overtemperature events.

#### 7.3.5.1 Overcurrent Protection (OCP)

An analog current limit circuit on each FET limits the current through the FET by limiting the gate drive. If this analog current limit persists for longer than the OCP deglitch time, all FETs in the H-bridge will be disabled and the nFAULT pin will be driven low. The driver will be re-enabled after the OCP retry period (t<sub>OCP</sub>) has passed. nFAULT becomes high again at this time. If the fault condition is still present, the cycle repeats. If the fault is no longer present, normal operation resumes and nFAULT remains deasserted. Please note that only the H-bridge in which the OCP is detected will be disabled while the other bridge will function normally.

Overcurrent conditions are detected independently on both high- and low-side devices; that is, a short to ground, supply, or across the motor winding will all result in an overcurrent shutdown. Overcurrent protection does not use the current sense circuitry used for PWM current control, so it functions even without presence of the xISEN resistors.

#### 7.3.5.2 Thermal Shutdown (TSD)

If the die temperature exceeds safe limits, all FETs in the H-bridge will be disabled and the nFAULT pin will be driven low. Once the die temperature has fallen to a safe level, operation will automatically resume.

#### 7.3.5.3 Undervoltage Lockout (UVLO)

If at any time the voltage on the VM pin falls below the undervoltage lockout threshold voltage, all circuitry in the device will be disabled, and all internal logic will be reset. Operation will resume when VM rises above the UVLO threshold. nFAULT is driven low in the event of an undervoltage condition.

| FAULT                  | CONDITION                           | ERROR REPORT | ERROR REPORT H-BRIDGE |           | RECOVERY                  |  |  |
|------------------------|-------------------------------------|--------------|-----------------------|-----------|---------------------------|--|--|
| VM undervoltage (UVLO) | V <sub>M</sub> < 2.5 V              | None         | Disabled              | Disabled  | V <sub>M</sub> > 2.7 V    |  |  |
| Overcurrent (OCP)      | I <sub>OUT</sub> > I <sub>OCP</sub> | FAULTn       | Disabled              | Operating | OCP                       |  |  |
| Thermal Shutdown (TSD) | $T_J > T_{TSD}$                     | FAULTn       | Disabled              | Operating | $T_J < T_{TSD} - T_{HYS}$ |  |  |

表 3. Device Protection

#### 7.4 Device Functional Modes

The DRV8833 is active unless the nSLEEP pin is brought logic low. In sleep mode, the H-bridge FETs are disabled (Hi-Z). The DRV8833 is brought out of sleep mode automatically if nSLEEP is brought logic high. tWAKE must elapse before the outputs change state after wakeup.

| 表 4. | Modes | of O | peration |
|------|-------|------|----------|
|      |       |      |          |

| FAULT             | CONDITION               | H-BRIDGE  | INTERNAL CIRCUITS |
|-------------------|-------------------------|-----------|-------------------|
| Operating         | nSLEEP pin high         | Operating | Operating         |
| Sleep mode        | nSLEEP pin low          | Disabled  | Disabled          |
| Fault encountered | Any fault condition met | Disabled  | See 表 3           |



## 8 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The DRV8833 is used in brushed DC or stepper motor control. The following design procedure can be used to configure the DRV8833 in a brushed DC motor application. The inputs and outputs are connected in parallel to achieve higher current.

#### 8.2 Typical Application

The two H-bridges in the DRV8833 can be connected in parallel for double the current of a single H-bridge. The internal dead time in the DRV8833 prevents any risk of cross-conduction (shoot-through) between the two bridges due to timing differences between the two bridges. 

₹ 7 shows the connections.



图 7. Parallel Mode

#### 8.2.1 Design Requirements

表 5. Design Parameters

| DESIGN PARAMETER         | REFERENCE          | EXAMPLE VALUE |
|--------------------------|--------------------|---------------|
| Motor voltage            | $V_{M}$            | 10 V          |
| Motor RMS current        | I <sub>RMS</sub>   | 0.8 A         |
| Motor start-up current   | I <sub>START</sub> | 2 A           |
| Motor current trip point | I <sub>TRIP</sub>  | 2.5 A         |

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Motor Voltage

The motor voltage to use will depend on the ratings of the motor selected and the desired RPM. A higher voltage spins a brushed DC motor faster with the same PWM duty cycle applied to the power FETs. A higher voltage also increases the rate of current change through the inductive motor windings.



#### 8.2.2.2 Motor Current Trip Point

When the voltage on pin xISEN exceeds  $V_{TRIP}$  (0.2 V), current regulation is activated. The  $R_{ISENSE}$  resistor should be sized to set the desired  $I_{CHOP}$  level.

$$R_{ISENSE} = 0.2 \text{ V} / I_{CHOP}$$
 (2)

To set  $I_{CHOP}$  to 1 A,  $R_{SENSE} = 0.2 \text{ V} / 1 \text{ A} = 0.2 \Omega$ .

#### 8.2.2.3 Sense Resistor

For optimal performance, it is important for the sense resistor to be:

- Surface-mount
- Low inductance
- · Rated for high enough power
- · Placed closely to the motor driver

The power dissipated by the sense resistor equals  $I_{RMS}^2 \times R$ . For example, if peak motor current is 3 A, RMS motor current is 2 A, and a  $0.05-\Omega$  sense resistor is used, the resistor will dissipate 2 A<sup>2</sup>× 0.05  $\Omega$  = 0.2 W. The power quickly increases with higher current levels.

Resistors typically have a rated power within some ambient temperature range, along with a derated power curve for high ambient temperatures. When a PCB is shared with other components generating heat, margin should be added. For best practice, measure the actual sense resistor temperature in a final system, along with the power MOSFETs, as those are often the hottest components.

Because power resistors are larger and more expensive than standard resistors, the common practice is to use multiple standard resistors in parallel, between the sense node and ground. This distributes the current and heat dissipation.

#### 8.2.3 Application Curve



图 8. Current Regulation

#### 9 Power Supply Recommendations

#### 9.1 Bulk Capacitance

Having an appropriate local bulk capacitance is an important factor in motor drive system design. It is generally beneficial to have more bulk capacitance, while the disadvantages are increased cost and physical size.

The amount of local capacitance needed depends on a variety of factors, including:

- · The highest current required by the motor system
- The capacitance and ability to source current
- The amount of parasitic inductance between the power supply and motor system
- The acceptable voltage ripple
- The type of motor used (brushed DC, brushless DC, stepper)
- · The motor braking method

The inductance between the power supply and the motor drive system limits the rate current can change from the power supply. If the local bulk capacitance is too small, the system responds to excessive current demands or dumps from the motor with a change in voltage. When adequate bulk capacitance is used, the motor voltage remains stable and high current can be quickly supplied.

The data sheet generally provides a recommended value, but system-level testing is required to determine the appropriate sized bulk capacitor.



图 9. Example Setup of Motor Drive System With External Power Supply

The voltage rating for bulk capacitors should be higher than the operating voltage, to provide margin for cases when the motor transfers energy to the supply.

#### 9.2 Power Supply and Logic Sequencing

There is no specific sequence for powering up the DRV8833. The presence of digital input signals is acceptable before VM is applied. After VM is applied to the DRV8833, the device begins operation based on the status of the control pins.



#### 10 Layout

#### 10.1 Layout Guidelines

The VM pin should be bypassed to GND using low-ESR ceramic bypass capacitors with a recommended value of 10-μF rated for VM. This capacitor should be placed as close to the VM pin as possible with a thick trace or ground plane connection to the device GND pin.

A low-ESR ceramic capacitor must be placed in between the VM and VCP pins. TI recommends a value of 0.01- $\mu$ F rated for 16 V. Place this component as close to the pins as possible.

Bypass VINT to ground with a 2.2- $\mu$ F ceramic capacitor rated 6.3 V. Place this bypass capacitor as close to the pin as possible.

#### 10.1.1 Heatsinking

The PowerPAD package uses an exposed pad to remove heat from the device. For proper operation, this pad must be thermally connected to copper on the PCB to dissipate heat. On a multilayer PCB with a ground plane, this can be accomplished by adding a number of vias to connect the thermal pad to the ground plane. On PCBs without internal planes, copper area can be added on either side of the PCB to dissipate heat. If the copper area is on the opposite side of the PCB from the device, thermal vias are used to transfer the heat between top and bottom layers.

For details about how to design the PCB, refer to TI application report, *PowerPAD<sup>TM</sup> Thermally Enhanced Package* (SLMA002) and TI application brief, *PowerPAD<sup>TM</sup> Made Easy* (SLMA004), available at www.ti.com.

In general, the more copper area that can be provided, the more power can be dissipated.

注

The PW package option is not thermally enhanced and TI recommends adhering to the power dissipation limits.

#### 10.2 Layout Example



图 10. Recommended Layout Example

(3)



#### 10.3 Thermal Considerations

#### 10.3.1 Maximum Output Current

In actual operation, the maximum output current achievable with a motor driver is a function of die temperature. This, in turn, is greatly affected by ambient temperature and PCB design. Basically, the maximum motor current will be the amount of current that results in a power dissipation level that, along with the thermal resistance of the package and PCB, keeps the die at a low enough temperature to stay out of thermal shutdown.

The dissipation ratings given in the data sheet can be used as a guide to calculate the approximate maximum power dissipation that can be expected to be possible without entering thermal shutdown for several different PCB constructions. However, for accurate data, the actual PCB design must be analyzed through measurement or thermal simulation.

#### 10.3.2 Thermal Protection

The DRV8833 has thermal shutdown (TSD) as described above. If the die temperature exceeds approximately 150°C, the device will be disabled until the temperature drops by 45°C.

Any tendency of the device to enter TSD is an indication of either excessive power dissipation, insufficient heatsinking, or too high an ambient temperature.

#### 10.4 Power Dissipation

Power dissipation in the DRV8833 is dominated by the DC power dissipated in the output FET resistance, or  $R_{DS(ON)}$ . There is additional power dissipated due to PWM switching losses, which are dependent on PWM frequency, rise and fall times, and VM supply voltages. These switching losses are typically on the order of 10% to 30% of the DC power dissipation.

The DC power dissipation of one H-bridge can be roughly estimated by 公式 3.

$$P_{TOT} = (HS - R_{DS(ON)} \times I_{OUT(RMS)}^{2}) + (LS - R_{DS(ON)} \times I_{OUT(RMS)}^{2})$$

where

- P<sub>TOT</sub> is the total power dissipation
- HS R<sub>DS(ON)</sub> is the resistance of the high-side FET
- LS R<sub>DS(ON)</sub> is the resistance of the low-side FET
- I<sub>OUT(RMS)</sub> is the RMS output current being applied to the motor

 $R_{DS(ON)}$  increases with temperature, so as the device heats, the power dissipation increases. This must be taken into consideration when sizing the heatsink.



#### 11 器件和文档支持

#### 11.1 文档支持

#### 11.1.1 相关文档

相关文档请参见以下部分:

- 《PowerPAD™ 耐热增强型封装》(, SLMA002
- 《PowerPAD™ 速成》, SLMA004
- 《电流再循环和衰减模式》, SLVA321
- 《计算电机驱动器的功耗》, SLVA504
- 《了解电机驱动器的额定电流》, SLVA505

#### 11.2 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 商标

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### 11.4 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

#### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 12 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。

#### 重要声明

德州仪器(TI) 及其下属子公司有权根据 JESD46 最新标准, 对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息, 并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。

TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。

TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。

TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。

对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。

在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。

客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而对 TI 及其代理造成的任何损失。

在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。

TI 组件未获得用于 FDA Class III(或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。

只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。

TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。

|               | 产品                                 |              | 应用                       |
|---------------|------------------------------------|--------------|--------------------------|
| 数字音频          | www.ti.com.cn/audio                | 通信与电信        | www.ti.com.cn/telecom    |
| 放大器和线性器件      | www.ti.com.cn/amplifiers           | 计算机及周边       | www.ti.com.cn/computer   |
| 数据转换器         | www.ti.com.cn/dataconverters       | 消费电子         | www.ti.com/consumer-apps |
| DLP® 产品       | www.dlp.com                        | 能源           | www.ti.com/energy        |
| DSP - 数字信号处理器 | www.ti.com.cn/dsp                  | 工业应用         | www.ti.com.cn/industrial |
| 时钟和计时器        | www.ti.com.cn/clockandtimers       | 医疗电子         | www.ti.com.cn/medical    |
| 接口            | www.ti.com.cn/interface            | 安防应用         | www.ti.com.cn/security   |
| 逻辑            | www.ti.com.cn/logic                | 汽车电子         | www.ti.com.cn/automotive |
| 电源管理          | www.ti.com.cn/power                | 视频和影像        | www.ti.com.cn/video      |
| 微控制器 (MCU)    | www.ti.com.cn/microcontrollers     |              |                          |
| RFID 系统       | www.ti.com.cn/rfidsys              |              |                          |
| OMAP应用处理器     | www.ti.com/omap                    |              |                          |
| 无线连通性         | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com      |
|               |                                    |              |                          |

邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2016, 德州仪器半导体技术(上海)有限公司





7-Sep-2016

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|---------------------|--------------|-------------------------|---------|
| DRV8833PW        | ACTIVE | TSSOP        | PW                 | 16   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | 8833PW                  | Samples |
| DRV8833PWP       | ACTIVE | HTSSOP       | PWP                | 16   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | DRV8833                 | Samples |
| DRV8833PWPR      | ACTIVE | HTSSOP       | PWP                | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | DRV8833                 | Samples |
| DRV8833PWR       | ACTIVE | TSSOP        | PW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | 8833PW                  | Sample  |
| DRV8833RTYR      | ACTIVE | QFN          | RTY                | 16   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | DRV8833                 | Sample  |
| DRV8833RTYT      | ACTIVE | QFN          | RTY                | 16   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 85    | DRV8833                 | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## **PACKAGE OPTION ADDENDUM**

7-Sep-2016

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 7-Sep-2016

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All differsions are norminal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| DRV8833PWPR                  | HTSSOP          | PWP                | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| DRV8833PWR                   | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| DRV8833RTYR                  | QFN             | RTY                | 16 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| DRV8833RTYT                  | QFN             | RTY                | 16 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

www.ti.com 7-Sep-2016



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DRV8833PWPR | HTSSOP       | PWP             | 16   | 2000 | 367.0       | 367.0      | 35.0        |
| DRV8833PWR  | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |
| DRV8833RTYR | QFN          | RTY             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| DRV8833RTYT | QFN          | RTY             | 16   | 250  | 210.0       | 185.0      | 35.0        |

PW (R-PDSO-G16)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



## PW (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



RTY (S-PWQFN-N16)

PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994.

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-leads (QFN) package configuration.

The package thermal pad must be soldered to the board for thermal and mechanical performance.

See the Product Data Sheet for details regarding the exposed thermal pad dimensions.

E. Falls within JEDEC MO-220.



## RTY (S-PWQFN-N16)

PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

## RTY (S-PWQFN-N16)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



PLASTIC SMALL OUTLINE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PWP (R-PDSO-G16)

## PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.

  E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



# PWP (R-PDSO-G16) PowerPAD™ SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>TM</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Top View

Exposed Thermal Pad Dimensions

4206332-6/AO 01/16

NOTE: A. All linear dimensions are in millimeters

🛕 Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments



## PWP (R-PDSO-G16)

## PowerPAD™ PLASTIC SMALL OUTLINE



#### NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### 有关 TI 设计信息和资源的重要通知

德州仪器 (TI) 公司提供的技术、应用或其他设计建议、服务或信息,包括但不限于与评估模块有关的参考设计和材料(总称"TI 资源"),旨在帮助设计人员开发整合了 TI 产品的 应用; 如果您(个人,或如果是代表贵公司,则为贵公司)以任何方式下载、访问或使用了任何特定的 TI 资源,即表示贵方同意仅为该等目标,按照本通知的条款进行使用。

TI 所提供的 TI 资源,并未扩大或以其他方式修改 TI 对 TI 产品的公开适用的质保及质保免责声明;也未导致 TI 承担任何额外的义务或责任。 TI 有权对其 TI 资源进行纠正、增强、改进和其他修改。

您理解并同意,在设计应用时应自行实施独立的分析、评价和 判断, 且应全权负责并确保 应用的安全性, 以及您的 应用 (包括应用中使用的所有 TI 产品))应符合所有适用的法律法规及其他相关要求。你就您的 应用声明,您具备制订和实施下列保障措施所需的一切必要专业知识,能够 (1) 预见故障的危险后果,(2) 监视故障及其后果,以及 (3) 降低可能导致危险的故障几率并采取适当措施。您同意,在使用或分发包含 TI 产品的任何 应用前, 您将彻底测试该等 应用 和该等应用所用 TI 产品的 功能。除特定 TI 资源的公开文档中明确列出的测试外,TI 未进行任何其他测试。

您只有在为开发包含该等 TI 资源所列 TI 产品的 应用时, 才被授权使用、复制和修改任何相关单项 TI 资源。但并未依据禁止反言原则或其他法理授予您任何TI知识产权的任何其他明示或默示的许可,也未授予您 TI 或第三方的任何技术或知识产权的许可,该等产权包括但不限于任何专利权、版权、屏蔽作品权或与使用TI产品或服务的任何整合、机器制作、流程相关的其他知识产权。涉及或参考了第三方产品或服务的信息不构成使用此类产品或服务的许可或与其相关的保证或认可。使用 TI 资源可能需要您向第三方获得对该等第三方专利或其他知识产权的许可。

TI 资源系"按原样"提供。TI 兹免除对 TI 资源及其使用作出所有其他明确或默认的保证或陈述,包括但不限于对准确性或完整性、产权保证、无屡发故障保证,以及适销性、适合特定用途和不侵犯任何第三方知识产权的任何默认保证。

TI 不负责任何申索,包括但不限于因组合产品所致或与之有关的申索,也不为您辩护或赔偿,即使该等产品组合已列于 TI 资源或其他地方。 对因 TI 资源或其使用引起或与之有关的任何实际的、直接的、特殊的、附带的、间接的、惩罚性的、偶发的、从属或惩戒性损害赔偿,不管 TI 是否获悉可能会产生上述损害赔偿,TI 概不负责。

您同意向 TI 及其代表全额赔偿因您不遵守本通知条款和条件而引起的任何损害、费用、损失和/或责任。

本通知适用于 TI 资源。另有其他条款适用于某些类型的材料、TI 产品和服务的使用和采购。这些条款包括但不限于适用于 TI 的半导体产品 (http://www.ti.com/sc/docs/stdterms.htm)、评估模块和样品 (http://www.ti.com/sc/docs/sampterms.htm) 的标准条款。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2017 德州仪器半导体技术(上海)有限公司