# A 10 bit 320 MS/s Low-Cost SAR ADC for IEEE 802.11ac Applications in 20 nm CMOS

Chun-Cheng Liu, Member, IEEE, Che-Hsun Kuo, and Ying-Zu Lin, Member, IEEE

Abstract—This paper presents a low-cost successive approximation register (SAR) analog-to-digital converter (ADC) for IEEE 802.11 ac applications. In this paper, a binary-scaled recombination capacitor weighting method is disclosed. The digital sub-blocks in this ADC are composed of standard library logic cells. The prototype is fabricated in a 1P8M 20 nm CMOS technology. At 0.9 V supply and 160 MS/s, the ADC consumes 0.68 mW. It achieves an SNDR of 57.7 dB and 57.13 dB at low and Nyquist input frequency, respectively, resulting in figures of merit (FoMs) of 6.8 and 7.3 fJ/conversion-step, respectively. At 1 V supply and 320 MS/s, the ADC consumes 1.52 mW. It achieves an SNDR of 57.1 dB and 50.89 dB at low and Nyquist input frequency, respectively, resulting in FoMs of 8.1 and 16.5 fJ/conversion-step, respectively. The ADC core only occupies an active area of 33  $\mu$ m  $\times$  35  $\mu$ m.

Index Terms—20 nm CMOS, analog-to-digital converter (ADC), IEEE 802.11ac, low cost, low power, redundancy, successive approximation register (SAR).

#### I. INTRODUCTION

■ ODAY'S digital life is all about connections. People connect to the internet for daily work, entertainment and communication. The growing number of mobile devices, like smart phones, notebook, tablet, etc., makes our life more convenient. The high data rate applications such as wireless display and rapid media content upload/download are driving the need for high-data-rate wireless local area network (WLAN). Table I shows the evolution of IEEE 802.11 WLAN standards. The IEEE 802.11ac (5th Generation Wi-Fi) is expected to be the mainstream WLAN specification in the next few years. The mandatory channel bandwidths of IEEE 802.11ac system are 20 MHz, 40 MHz, and 80 MHz (80+80 MHz and 160 MHz are optional) [1]. Fig. 1 shows the architecture of a WLAN RX system which includes antenna, mixer, analog filter, I/Q ADCs, digital filter, decimation unit and FFT unit. To reserve some bandwidth margin for digital filtering or decimation, the sampling rate of I/Q ADCs must be higher  $(2X \sim 4X)$  than the signal bandwidth. Therefore, the receiver of an IEEE 802.11ac system requires an analog-to-digital converter (ADC) with a sampling rate of 160 to 320 MS/s and a resolution of 8 to 10 bits for sufficient signal bandwidth and signal to noise ratio (SNR).

Manuscript received February 17, 2015; revised May 15, 2015; accepted July 30, 2015. This paper was approved by Guest Editor Stefan Rusu.

The authors are with MediaTek, Hsinchu Science Park, Hsinchu, Taiwan, R.O.C. (e-mail: jason.liu@mediatek.com).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/JSSC.2015.2466475



Fig. 1. Architecture of a WLAN RX system.

TABLE I IEEE802.11 STANDARDS EVOLUTION

| Standard | Frequency band    | Bandwidth                                       | Modulation    | Maximum<br>data rate |  |
|----------|-------------------|-------------------------------------------------|---------------|----------------------|--|
| 802.11b  | 2.4 GHz           | 20 MHz                                          | DSSS          | 11 Mb/s              |  |
| 802.11a  | 5 GHz             | 20 MHz                                          | OFDM          | 54 Mb/s              |  |
| 802.11g  | 2.4 GHz           | 20 MHz                                          | DSSS,<br>OFDM | 54 Mb/s              |  |
| 802.11n  | 2.4 GHz,<br>5 GHz | 20MHz,<br>40MHz                                 | OFDM          | 600 Mb/s             |  |
| 802.11ac | 5 GHz             | 20MHz, 40 MHz,80 MHz,<br>(80+80 MHz), (160 MHz) | OFDM          | 1.3Gb/s<br>(6.9Gb/s) |  |

With the progress of CMOS technology, the feature size of CMOS devices is scaled down. The conversion rate of successive approximation register (SAR) ADCs improves with the growing transistor bandwidth. The SAR ADC becomes an attractive ADC architecture in the nanometer scaled CMOS processes. A lot of recent research activity has been invested in this type of ADCs. The asynchronous SAR ADC [2] eliminates the need of high frequency clock and speed up the SAR operation. The passive charge sharing SAR ADCs [3]-[5] works in charge domain and uses only passive circuits to reduce the power consumption of reference buffer. The sampling phase is also enlarged. The redundant SAR ADCs [6], [7] adds extra redundant bit to tolerate a certain range of settling and decision error during bit-cycling, therefore, improves the conversion speed. The time-interleaving SAR ADC [8], [9] enhances the sampling rate. Digital calibration technique [8] overcomes the channel mismatch problem and other nonideal effects in medium-to-high-resolution time-interleaving SAR ADCs. Several energy-efficient switching methods [10], [11] have been proposed to lower the switching energy of the capacitor network. The other techniques, like multibit/step [12], [13], pipelined-SAR [14]–[16], etc., also improve the sampling rate or reduce the power consumption of pipelined ADC. Recently,



Fig. 2. Architecture of a conventional SAR ADC.

the conversion rate of single-channel SAR ADCs has achieved more than 100 MS/s with the resolutions from 10 to 14 bit [17]–[20]. The SAR ADCs also have the feature of low-power and low-cost that makes it more attractive than the other ADC architectures for the high-speed WLAN systems, especially for those embedded in mobile devices.

This paper presents a binary-scaled recombination capacitor weighting method for SAR ADC [21]. With the proposed capacitor partition algorithm, the reference buffer requirement is relaxed greatly. The prototype ADC achieves a conversion rate of 320 MS/s and an effective resolution bandwidth (ERBW) more than 100-MHz while consumes 1.52-mW dynamic power from 1.0-V supply and 0.9-V reference voltage, and only occupies an active area of 33  $\mu$ m  $\times$  35  $\mu$ m in a 20-nm CMOS technology. The remaining part of this paper is organized as follows: Section II describes the comparison of redundant weighting methods for SAR ADC. Section III presents the implementation of proposed SAR ADC and key building blocks. Section IV shows the measurement results of the prototype ADC and the comparison to the state-of-the-art works. Conclusions are given in Section V.

# II. REDUNDANT WEIGHTING METHODS FOR SAR ADC

Fig. 2 shows the block diagram of a conventional SAR ADC, which includes a sample and hold (S/H) circuit, a comparator, a SAR logic and a digital-to-analog convertor (DAC). A SAR ADC requires several comparison cycles to complete one conversion. Therefore, it needs a S/H circuit to hold the input signal. The comparator compare the sampled input signal with the DAC reference voltage, then the output of comparator triggers the SAR logic operation. According to the SAR logic, the DAC changes the output voltage. Then, the comparator performs comparison again. The SAR ADC repeats these procedures until the final bit is obtained. For a correct conversion, the difference between the analog signal and digital presentation should be less than 1 LSB. If the difference is larger than 1 LSB, that means there are some errors happened during the conversion.

Fig. 3(a) shows an example of binary search SAR ADC. This is a 4 bit case. Hence, it has sixteen quantization levels. The  $V_i$  is the input signal and the bold line is the threshold. The comparator distinguishes the input signal is higher or lower than the threshold and generates one bit digital code. In the first bit cycle, the input signal is lower the threshold. Therefore, the first bit is 0. After the first bit is decided, the number of possible quantization levels is reduced from 16 to 8. That means the effective input range is reduced by a fact of 2. The conversion will repeat



Fig. 3. Conventional binary search: (a) correct conversion; (b) wrong conversion

until the final bit is obtained. If all bit cycling operations are correct, we can get a correct digital output code. In this case, the digital output code is equal to 4.

If a wrong decision is made before the last cycle as shown in Fig. 3(b), even if the remaining decisions and their corresponding DAC switching are correct, the difference between the input and reference in the last cycle is still larger than one LSB, resulting in performance degradation. To make sure the conversion is correct, the DAC setting error must be less than 0.5-LSB in each bit-cycling. It takes a long time for MSB capacitors and reference voltage to stabilize. Otherwise, the nonsettled DAC may result in wrong decisions and degrade the ADC performance. The long settling time limits the conversion rate of SAR ADCs especially in high resolution cases. To improve the settling speed, the binary SAR ADC needs a power hungry on-chip reference buffer to fast settling of reference voltage, or directly uses external reference voltages [10], [11]. However, the SAR ADC consumes pretty large dynamic current. It needs large decoupling capacitors to minimize the variation on reference voltage. In the nanometer scaled CMOS process, the area of on-chip decoupling capacitors is usually much larger than the core area of SAR ADCs. To avoid a strong reference buffer or large area on-chip decoupling capacitors, some redundant weighting methods [6], [7] for the SAR ADC are proposed to speed up conversion by increasing extra bit-cycles to alleviate the DAC and reference settling requirement during bit-cycling.

# A. Nonbinary Weighting Method

In the nonbinary SAR ADCs [6], the effective input range is reduced by a factor smaller than 2 in each bit-cycle. Fig. 4(a) shows the concept of nonbinary search algorithm. This is also a 4 bit case. The effective input range is reduced by a factor small than 2 after each bit cycles. For example, after the first bit cycles, the number of possible quantization levels is reduced from 16 to 9. Fig. 4(b) shows a wrong decision happened during the conversion. If the remaining bit cycling operations are all correct, it is possible to get a correct digital



Fig. 4. Nonbinary search: (a) correct conversion; (b) conversion with wrong decision.

output code at the cost of extra bit cycles. In this 4 bit example, it needs 5 bit cycles to complete the conversion.

The nonbinary SAR ADC generates more decision levels than a conventional one. There are several digital codes representing the same input voltage, meaning different switching procedures can lead to the same result. Hence, a certain range of error does not have influence on the conversion result. Comparator can do comparison before the DAC and reference voltage is well settled. Hence, the bit-cycling time can be reduced. Even the no-binary SAR ADC needs extra bit cycles, the total conversion time still can be improved.

However, the nonbinary architecture needs extra hardware, including control circuits, a ROM to store the bit weightings and an arithmetical unit to calculate the sum. Moreover, the nonbinary scaled bit weighting is not favored for layout matching, which may limit the linearity of the DAC network.

# B. Binary-Scaled Compensation Weighting Method

In the binary-scaled error compensation SAR ADC [7], some binary-scaled capacitors are inserted in the original binary DAC network to provide compensative voltage values. Fig. 5(a) shows the concept of the binary-scaled error compensation algorithm. Like the binary search, the effective input range is reduced by a factor of 2. But in some bit cycles, the input range does not reduce but shift to compensate for some errors. With the extra compensative bit cycles, there are multiple digital presentations for an input voltage. Different output codes can lead to the same result. Even a wrong decision happened during the conversion, as shown in Fig. 5(b). It is still possible to get a correct digital output code.

This is a simpler way to overcome the DAC settling issues with less design and hardware overhand. Only the compensative capacitors and the digital error correction logic added to perform the compensation function and compute the binary output codes. However, the extra compensative capacitors increases the sampling capacitance and results in a smaller input range. The mismatch between the compensative capacitors and the corresponding digital value also degrades the linearity of the ADC.



Fig. 5. Binary-scaled compensation: (a) correct conversion; (b) conversion with wrong decision.

#### C. Proposed Binary-Scaled Recombination Weighting Method

For an N bit redundant SAR ADC, it needs M bit cycles (M > N) to convert an N bit digital code. The DAC capacitor array comprises M+1 capacitors,  $(C_{\rm M}$  to  $C_{\rm 1}$  descending in size,  $C_{\rm 0}$  is a termination capacitor with the same size of a unit capacitor). The total capacitance  $C_{\rm M}$  to  $C_{\rm 0}$  is defined as  $C_{\rm total}$ , and  $V_{\rm R}$  is the reference voltage. The maximum tolerable settling error range during switching the capacitor  $C_{\rm n}$  can be expressed as

$$V_{\text{max\_error\_}n} = V_R \cdot (\sum_{i=0}^{n-1} \frac{C_i}{C_{\text{total}}} - C_n). \tag{1}$$

Therefore, each capacitance in a redundant SAR ADC must satisfy

$$C_n \le C_{n-1} + \dots + C_1 + C_0, (M \ge n > 1).$$
 (2)

According to the redundancy principle, we proposed a binary-scaled recombination weighting method without adding extra compensative capacitors and with less circuit overhead than the previous techniques. For an N bit proposed SAR ADC, the M+1 capacitors in DAC array are composed of only  $2^N$  capacitor cells. To make the MSB capacitor  $C_M$  has a certain range of redundant margin, the MSB capacitor  $C_M$  only includes  $2^{N-1}-2^P\ (N-1>P)$  capacitor cells, which is less than half of  $C_{\text{total}}$ . The  $2^P$  capacitor cells removed from the MSB capacitor  $C_M$  are distributed into r(M>r>P) groups. In each of the r groups, the number of capacitor cells is a power-of-2 number. The r groups are selectively allocated to r different capacitors among  $C_{M-1}$  to  $C_1$ . Therefore,  $C_n$ , one of the capacitors from  $C_{M-1}$  to  $C_1$ , has either  $2^{n-j}$  or  $(2^{n-j}+2^k)$  capacitor cells, where  $2^{n-j} \neq 2^k$ , and  $C_n$  must satisfy (2).

Take a 10 bit case, for example. There are  $2^{10}$  quantization levels for the proposed weighting method to arrange. The MSB capacitor with half of the total bit weights  $(2^9)$  is split into two groups,  $480(2^9-2^5)$  and  $32(2^5)$ . Next,  $32(2^5)$  cells are split into  $8(2^3)$ ,  $8(2^3)$ ,  $4(2^2)$ ,  $4(2^2)$ ,  $4(2^2)$ ,  $2(2^1)$ ,  $1(2^0)$  and  $1(2^0)$ , respectively. Those weights are added to the LSBs groups. The new weighting ratio of  $C_{11}$  to  $C_1$  are  $480(2^9-2^5)$ ,  $256(2^8)$ ,  $128(2^7)$ ,  $72(2^6+2^3)$ ,  $40(2^5+2^3)$ ,  $20(2^4+2^2)$ ,  $12(2^3+2^2)$ ,

|                          | Non-b            | inary [6]                |                                    | y-scaled<br>nsation [7]  | Binary-scaled Recombination        |                          |                                    |                          |
|--------------------------|------------------|--------------------------|------------------------------------|--------------------------|------------------------------------|--------------------------|------------------------------------|--------------------------|
|                          |                  | t cycles<br>/ert 10-bit  | 13-bit cycles<br>to convert 10-bit |                          | 11-bit cycles<br>to convert 10-bit |                          | 12-bit cycles<br>to convert 10-bit |                          |
| number of<br>bit-cycling | bit<br>weighting | redundant<br>range (LSB) | bit<br>weighting                   | redundant<br>range (LSB) | bit<br>weighting                   | redundant<br>range (LSB) | bit<br>weighting                   | redundant<br>range (LSB) |
| 1                        | 447              | 130                      | 512                                | 146                      | 480                                | 64                       | 480                                | 64                       |
| 2                        | 251              | 75                       | 256                                | 146                      | 256                                | 32                       | 256                                | 32                       |
| 3                        | 142              | 42                       | 128                                | 146                      | 128                                | 32                       | 128                                | 32                       |
| 4                        | 80               | 24                       | 128                                | 18                       | 72                                 | 16                       | 72                                 | 16                       |
| 5                        | 45               | 14                       | 64                                 | 18                       | 40                                 | 8                        | 40                                 | 8                        |
| 6                        | 25               | 9                        | 32                                 | 18                       | 20                                 | 8                        | 20                                 | 8                        |
| 7                        | 14               | 6                        | 16                                 | 18                       | 12                                 | 4                        | 12                                 | 4                        |
| 8                        | 8                | 4                        | 16                                 | 2                        | 8                                  |                          | 6                                  | 4                        |
| 9                        | 5                | 2                        | 8                                  | 2                        | 4                                  |                          | 4                                  | 2                        |
| 10                       | 3                | 1                        | 4                                  | 2                        | 2                                  |                          | 2                                  | 2                        |
| 11                       | 2                |                          | 2                                  | 2                        | 1                                  |                          | 2                                  |                          |
| 12                       | 1                |                          | 2                                  |                          |                                    |                          | 1                                  |                          |
| 13                       |                  |                          | 1                                  |                          |                                    |                          |                                    |                          |

TABLE II

COMPARISON OF REDUNDANT METHODS

 $8(2^2+2^2=2^3)$ ,  $4(2^1+2^1=2^2)$ ,  $2(2^0+2^0=2^1)$  and  $1(2^0)$ , respectively. This example takes 11 bit-cycles to convert 10 bits. The digital output can be expressed as

$$\begin{split} D_{\text{out}} &= B_{10} \times (2^9 - 2^5) + B_9 \times (2^8) + B_8 \times (2^7) \\ &+ B_7 \times (2^6 + 2^3) + B_6 \times (2^5 + 2^3) \\ &+ B_5 \times (2^4 + 2^2) + B_4 \times (2^3 + 2^2) \\ &+ B_3 \times (2^3) + B_2 \times (2^2) + B_1 \times (2^1) + B_0 \times (2^0). \end{split}$$

Take another case as an example. It takes 12 bit-cycles to convert 10 bits. The MSB capacitor is split into  $480(2^9-2^5)$  and  $32(2^5)$ . Next,  $32(2^5)$  cells are split into  $8(2^3)$ ,  $8(2^3)$ ,  $4(2^2)$ ,  $4(2^2)$ ,  $2(2^1)$ ,  $2(2^1)$ ,  $1(2^0)$ ,  $2(2^1)$  and  $2(2^0)$ , respectively. Those weights are added to the LSBs groups. The new weighting ratio of  $C_{12}$  to  $C_{1}$  are  $480(2^9-2^5)$ ,  $256(2^8)$ ,  $28(2^7)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2^3)$ ,  $28(2^6+2$ 

$$\begin{split} D_{\text{out}} &= B_{11} \times (2^9 - 2^5) + B_{10} \times (2^8) + B_9 \times (2^7) \\ &+ B_8 \times (2^6 + 2^3) + B_7 \times (2^5 + 2^3) \\ &+ B_6 \times (2^4 + 2^2) + B_5 \times (2^3 + 2^2) \\ &+ B_4 \times (2^2 + 2^1) + B_3 \times (2^2) + B_2 \times (2^1) \\ &+ B_1 \times (2^1) + B_0 \times (2^0). \end{split}$$

In the proposed redundant method, the MSB weights can be expressed as a difference of two power-of-2 numbers  $(2^{N-1}-2^P)$ . Except the MSB weights, the other bit weights can be expressed as a sum of two or only one power-of-2 numbers. The method doesn't need extra compensative capacitors and the digital error correction logic is very simple to realize.

Table II shows the comparison of redundant range with different redundant methods. The arrangement of redundancy is more flexible with the proposed binary-scaled recombination algorithm. We can design the number of bit-cycling and the redundant range for each bit cycling and according to the reference buffer and DAC settling. The redundant ranges of the two examples of the proposed methods are smaller than the previous cases. This is because the redundant range of MSB is sufficient for our circuit implementation. To get a larger redundant range, we can remove more bit weight from MSB weighting, and add the reduced weightings to the other LSB weightings.

With the redundancy, the noise requirement of the comparator in the proposed SAR ADC can be relaxed in the MSBs bit-cycling. Exclude the settling issues of reference buffer and DAC circuit, the maximum noise relaxed range for each bit-cycling is about quarter (for 4 sigma variation) of redundant range in Table II. Similar to the ADC in [4], the proposed SAR ADC still needs a low-noise comparator in the last few LSBs bit-cycling to achieve sufficient SNR. To simplify the design and avoid the offset problem between coarse and fine comparator, we only use one low-noise comparator in this SAR ADC implementation.

The proposed technique also relaxes the settling requirement of reference buffer and DAC circuit. It reduces the power consumption of reference buffer and improves the operation speed of SAR ADC. However, the requirement of capacitor mismatch in CDAC cannot be moderated, because the mismatch between real and ideal capacitance value of each unit capacitor cell is not changed with the proposed technique.

# III. IMPLEMENTATION OF PROPOSED SAR ADC AND BUILDING BLOCKS

Fig. 6 shows the architecture of the proposed SAR ADC, which consists of a comparator, two bootstrapped switches, two capacitor arrays, SAR control logic and digital error correction logic (DEC). Similar to a monotonic switching SAR ADC [10], the ADC sampled input signal on the top plates of capacitor arrays. Therefore, the 10 bit ADC only needs 29 capacitor cells in each capacitor array. The bottom plates of the capacitor cells are either connected to reference voltage or ground. A CMOS inverter can perform the DAC switching with very simple control logic. This ADC adds two extra redundant bit-cycles to alleviate the DAC settling problem and speed up the conversion. The  $2^9$  capacitor cells will be arranged into 11 capacitor groups  $C_{11}$  to  $C_1$  with the proposed binary-scaled recombination weighting method. Fig. 7 shows how to weight the 11 capacitor groups. The MSB capacitor group  $256(2^8)$  is split into two groups,  $240(2^8 - 2^4)$  and  $16(2^4)$ . Next,  $16(2^4)$  is split into  $4(2^2)$ ,  $4(2^2)$ ,  $2(2^1)$ ,  $2(2^1)$ ,  $1(2^0)$ ,  $1(2^0)$ ,  $1(2^0)$  and  $1(2^0)$ . Those groups are added to the LSBs capacitor groups. The new capacitor weighting ratios are  $240(2^8 - 2^4)$ ,  $128(2^7)$ ,  $64(2^6)$ ,  $36(2^5+2^2), 20(2^4+2^2), 10(2^3+2^1), 6(2^2+2^1), 3(2^1+2^0),$  $2(2^{0} + 2^{0} = 2^{1}), 1(2^{0})$  and  $1(2^{0})$ . The effective bit weights of the 12 bits are 480, 256, 128, 72, 40, 20, 12, 6, 4, 2, 2, 1. The digital output can be expressed as

$$\begin{split} D_{\text{out}} &= B_{11} \times (2^9 - 2^5) + B_{10} \times (2^8) + B_9 \times (2^7) \\ &+ B_8 \times (2^6 + 2^3) + B_7 \times (2^5 + 2^3) \\ &+ B_6 \times (2^4 + 2^2) + B_5 \times (2^3 + 2^2) \\ &+ B_4 \times (2^2 + 2^1) + B_3 \times (2^2) + B_2 \times (2^1) \\ &+ B_1 \times (2^1) + B_0 \times (2^0). \end{split}$$

# A. S/H Circuit

The proposed SAR ADC samples the input signal via the bootstrapped switches at the top plates of capacitors. When the bootstrapped switch is turned off and the SAR ADC is in bitcycling, the signal couples to the sampling capacitors through



Fig. 6. Architecture of proposed SAR ADC.



Fig. 7. Capacitor array weighting used in the SAR ADC.

the metal routing parasitic capacitor and the drain-source capacitor  $C_{\rm DS}$  of the sampling transistor  $M_{\rm S}$ . The coupling effect degrades the ADC performance. The work [10] utilizes a cross-coupled metal-oxide-metal (MOM) capacitor to neutralize the effect. However, with process variation, the coupling effect could not be totally cancelled. In this works, an identical dummy transistor  $M_{\rm D}$  is added to the bootstrapped switch as shown in Fig. 8. The dummy switch is always off, and the drain and source of the dummy switch are connected to the opposite input signal and the sampling capacitor arrays, respectively. In Fig. 9(a), without this dummy switch, any variation of input signal will directly coupled to the sampling capacitor arrays. The variation on the single side sampling capacitor arrays will disturb the ADC bit-cycling. In Fig. 9(b), with the identical dummy switch, any variation of input signal will be coupled to dual sampling capacitor arrays. The coupling effect will be eliminated mutually and has no influence on the SAR conversion result in this differential ADC.

We run a transient simulation of the S/H circuit to demonstrate the effective of the dummy switch. Assume that the metal parasitic capacitance between the drain and the source of sampling transistor is 0.5 fF. When the sampling switch turned on, the input is connected to a 3.2 MHz signal source. After the sampling switch turned off, the input frequency changed to 75 MHz. Fig. 10 shows the FFT spectrum of simulation results with and without the dummy switch. With the dummy switch, the interference frequency of 75 MHz appears in the spectrum and decreases the SNDR from 68.8 dB to 55.0 dB.



Fig. 8. Bootstrapped switch with a dummy.



Fig. 9. Coupling effect: (a) without a dummy transistor; (b) with a dummy transistor.



Fig. 10. FFT spectrum of simulation results with and without the dummy switch.



Fig. 11. Schematic of a dynamic two-stage comparator.

# B. Dynamic Two-Stage Comparator

A high-speed, low-power and low-noise comparator is crucial for the SAR ADC. To satisfy those considerations, a dynamic two-stage comparator composed of a dynamic preamplifier stage [22] and a dynamic latch is used in this prototype ADC. The detail schematic of the dynamic two-stage comparator is shown in Fig. 11. To work properly with a gradually decreasing common-voltage, the pre-amplifier utilizes a p-type input pair. When Clkc is high, the pre-amplifier outputs Va+and Va- are reset to ground. When Clkc goes to low, Va+and Va- are charged from low to high dependent on the input voltages  $V_i$ + and  $V_i$ -. The pre-amplifier transfers the difference of two voltage signals into a difference of timing. The dynamic latch performs a timing comparator and generates a digital output according which input signal goes high first. The comparator does not consume any static power. Hence, it is very energy efficient.

#### C. Capacitor Array

The DAC capacitor array occupies most of the area, usually more than 50% of the whole ADC. The layout of the capacitor array becomes critical to reduce the area of ADC. Fig. 12 shows two metal-oxide-metal (MOM) capacitor cell structures. The structure in Fig. 12(a) has some similarities with the capacitor cell in [10]. The top plate of the capacitor cell is enclosed by bottom plate to reduce the parasitic of top plate. However, the parasitic capacitor between each bottom plate increases to the switch buffers. The space between each unit cell also occupies extra area. Fig. 12(b) shows the proposed capacitor cell. The bottom plate of the capacitor cell is enclosed by the top plate, and the top plates of all capacitor cells are combined together. Therefore, the capacitor array is very compact and has smaller area and gradient effect, that resulting in better matching. We can use a smaller capacitance to achieve 10 bit linearity. When the capacitance reduced, the DAC switch size can also be reduced for the same settling time.

### D. Digital Error Correction Logic

The digital error correction logic converts the 12 bit redundant codes into 10 bit binary codes. Fig. 13 shows the logic implementation of digital error correction circuit, which consists of 10 full adders, 10 D-type flip-flops (DFFs) and 2 multiplexers. When the skip\_sel is set to high, the last bit-cycling operation is skipped and the total number of bit-cycles is reduced to 11. The conversion time is improved at the cost of missing two quantization levels.



Fig. 12. Structure of capacitor array: (a) top plate encolsed by bottom plate; (b) bottom plate enclosed by top plate.

#### E. Standard Library Based Design

Many sub-circuits in the proposed SAR ADC are digital, includes comparator cycling timing loop logic, SAR control logic, digital error correction logic and DAC switches. In advance CMOS technology, many dummy devices are added to ensure the device property in full custom design and layout. The extra dummy cells result in extra area overhead, larger routing resistance and parasitic capacitance to main devices. The digital standard library logic cells provided by foundry have verified device properties, regular and compact layout size. Therefore, we use



Fig. 13. Implementation of digital error correction logic.

the digital standard logic cells to construct the digital sub-circuits in the proposed ADC. With the standard cell, we can run prelayout simulation with detail layout parasitic. The parasitic effect in those digital sub-circuits can be taken into consideration during prelayout design and simulation. That can reduce a lot of iterations between layout modification and postlayout simulation. Moreover, with the standard cell based design, the layout of each standard cell is already available. Those digital sub-blocks also can use CAD tool for auto-routing. Hence, the layout effort is relaxed very much. Therefore, the develop time and cost are reduced greatly.

# F. Reference Generator

For a traditional binary SAR ADC with 10 bit resolution and hundreds of MHz sampling rate, the reference buffer and capacitor DAC network must settled in few tens of pico-seconds. It needs a reference buffer with several tens GHz bandwidth. The current consumption of the wide bandwidth buffer may dissipate few tens mA, which is much higher than the current consumption of SAR ADC. The power hungry reference buffer reduces the low-power attractiveness of SAR ADC. With the help of the proposed binary-scaled recombination redundant algorithm, the bandwidth requirement of reference buffer is relaxed greatly.

Fig. 14 shows the schematic of reference buffer adopted for the proposed SAR ADC. A 30  $\mu$ A static current through a 30 k $\Omega$  resistance generates a 0.9 V voltage. The transistors  $M_2$  and  $M_3$  mirror 12 times current from  $M_1$ , and the currents through two 2.5 k $\Omega$  resistances generates a pair of 0.9 V reference voltage for I/Q channel ADCs. The open-loop topology has the benefit of small output impedance, wide bandwidth, low noise, and small area. It is very suitable for such high resolution and high speed ADC.

#### IV. MEASUREMENT RESULTS

The prototype ADC is fabricated in a 1P8M 20-nm CMOS technology. Fig. 15 shows the chip micrograph and the layout zoomed-in view of the ADC core which only occupies an active area of 33  $\mu m \times 35~\mu m$ . Different from the other works [10], [11] achieving almost rail-to-rail input range to improve SNR. The prototype ADC adopts only 1-V<sub>P-P</sub> input swing due to the limited linear range of the on-chip front-end circuits. The supply (0.9-V to 1-V) and reference voltage (0.9-V) of the SAR ADC are provided by an internal LDO and a reference generator (consuming only 0.36 mA static current). The total sampling capacitance is 540 fF where the capacitance in the main DAC is



Fig. 14. Implementation of reference buffer.



Fig. 15. Chip micrograph and layout zoomed-in view of the SAR ADC core.

about 300 fF and the capacitance of dummies and parasitic is 240 fF.

At 160 MS/s sampling rate mode, the supply voltage is set to 0.9-V to save power, and the sampling time is 50% duty of clock cycle. The dynamic power consumption in the condition is 0.68 mW (S/H and comparator 67%, SAR control logic 23%, DAC reference 7%, and DEC 3%). Most power is



Fig. 16. Measured performance versus input frequency at 0.9 V and 160 MS/s.



Fig. 17. Measured performance versus input frequency at 1.0 V and 320 MS/s.

dissipated in the comparator to improve SNR. Fig. 16 plots the measured SNDR and SFDR values versus the input frequency at 160 MS/s. At low input frequency, the measured SNDR and SFDR are 57.7 dB and 78.9 dB, respectively. The resultant ENOB is 9.29 bits. When the input frequency increases to Nyquist frequency, the measured SNDR and SFDR were 57.1 dB and 77.1 dB, respectively. The effective resolution bandwidth (ERBW) is higher than 160 MHz. According to Walden FoM equation

$$FoM = \frac{Power}{2^{ENOB} \times f_s}.$$
 (3)

The resultant FoMs are 6.8 and 7.3 fJ/conversion-step at low and Nyquist frequency, respectively.

To achieve 320 MS/s sampling rate with a 1 V supply, the 12th bit-cycle of SAR conversion is skipped to extend sampling time. The sampling time is about 40% of clock cycle in this condition, and the power consumption is 1.52 mW. Fig. 17 plots the measured SNDR and SFDR values versus the input frequency at 320 MS/s. At low input frequency, the measured SNDR and SFDR are 57.1 dB and 78.1 dB, respectively. The resultant ENOB is 9.20 bits. When the input frequency increases to Nyquist frequency, the measured SNDR and SFDR were 50.9 dB and 58.6 dB, respectively. The ERBW is higher than 100 MHz. The resultant FoMs are 8.1 and 16.5 fJ/conversion step at low and Nyquist frequency, respectively. The sampling bandwidth



Fig. 18. FFT plot with 19.9-MHz input frequency at 320 MS/s.





Fig. 19. Measured DNL and INL

TABLE III SUMMARY OF PERFORMANCE

| Specification (Unit) Experimental Re |                                                         |  |
|--------------------------------------|---------------------------------------------------------|--|
| 20nm 1P8M CMOS                       |                                                         |  |
| 10                                   |                                                         |  |
| 0.9                                  | 1                                                       |  |
| 160                                  | 320                                                     |  |
| 50                                   | 40                                                      |  |
| 12                                   | 11                                                      |  |
| 1                                    |                                                         |  |
| 540                                  |                                                         |  |
| 1155                                 |                                                         |  |
| -0.34~0.41 / -0.43~0.2               |                                                         |  |
| 9.29                                 | 9.20                                                    |  |
| 0.68                                 | 1.52                                                    |  |
| 6.8                                  | 8.1                                                     |  |
| 7.3 16.5                             |                                                         |  |
|                                      | 20nm 1P8 1 0.9 160 50 12 54 11 -0.34~0.41 9.29 0.68 6.8 |  |

is limited by the resistance in ADC test path (includes the ESD protection resistor, routing resistor and switch on-resistor, total about 500  $\Omega$  according to postlayout extraction), which slows down the slewing during ADC sampling. Fig. 18 shows the FFT plot at 19.9-MHz input and 320 MS/s sampling frequency. The measured SNDR, SFDR, THD are 56.8 dB, 74.8 dB and -71.3 dB, respectively.

|                                 | [7]<br>ISSCC'10 | [15]<br>VLSI'12               | [16]<br>VLSI'13               | [19]<br>ASSCC'13 | [23]<br>VLSI'11 | This Work |      |
|---------------------------------|-----------------|-------------------------------|-------------------------------|------------------|-----------------|-----------|------|
| Architecture                    | SAR             | Interleaving<br>Pipelined-SAR | Interleaving<br>Pipelined-SAR | SAR              | Pipelined       | SAR       |      |
| Technology (nm)                 | 65              | 65                            | 28                            | 40               | 90              | 20        |      |
| Resolution (bit)                | 10              | 10                            | 11                            | 10               | 10              | 10        |      |
| Sampling Rate (MS/s)            | 100             | 500                           | 410                           | 200              | 320             | 160       | 320  |
| Supply Voltage (V)              | 1.2             | 1.2                           | 0.9                           | 0.9              | 1.2             | 0.9       | 1    |
| Input Swing (V <sub>P-P</sub> ) | 2               | 2.4                           | 1.8                           | 1.8              | -               | 1         |      |
| Power (mW)                      | 1.13            | 8.2                           | 2.1                           | 0.82             | 40              | 0.68      | 1.52 |
| SNDR (dB)                       | 59.0            | 55.4                          | 59.8                          | 57.2             | 53.0            | 57.7      | 57.1 |
| Area (mm²)                      | 0.026           | 0.046                         | 0.11                          | 0.013            | 0.46            | 0.0012    |      |
| FoM@ DC (fJ/Convstep)           | 15.5            | 34                            | 6.5                           | 7.0              | 390             | 6.8       | 8.1  |
| FoM@ Nyquist (fJ/Convstep)      | 21.9            | 45.2                          | 11.4                          | 13.9             | 780             | 7.3       | 16.5 |

TABLE IV COMPARISON TO STATE-OF-THE-ART WORKS

Fig. 19 shows the measured static performance at 160 MS/s. The DNL is within -0.34/+0.41 LSB and the INL is within -0.43/+0.28 LSB. A summary of the ADC performance is listed in Table III. Table IV compares the proposed ADC with the state-of the-art ADCs. With similar conversion rate and resolution, the proposed SAR achieves similar FOM with only 1-V $_{\rm P-P}$  input signal swing and 10 X smaller area compared to those works. The prototype ADC is the fast and smallest 10 bit non-interleaving SAR ADC so far.

#### V. CONCLUSION

In this paper, a binary-scaled recombination redundant algorithm is proposed to overcome the reference buffer and DAC settling issue in high-speed SAR ADCs. A small size but well matched MOM capacitor cell is used in this prototype to reduce the total sampling capacitance and the active area. The standard library based design helps to reduce the design and layout time of digital sub-circuits. The prototype ADC achieves 320 MS/s operation speed with an ERBW more than 100 MHz. It achieves a FoM of 8.1 fJ/conversion-step and only occupies an active area of 0.052 mm² in a 20-nm CMOS technology. The experimental results demonstrate the power and hardware efficiency and also high-speed potential of the proposed SAR ADC and make it suitable for the IEEE 802.11ac applications.

#### ACKNOWLEDGMENT

The authors would like to thank ADCT/CT1/AL2 for chip layout support.

#### REFERENCES

- [1] IEEE Standard for information technology-telecommunications and information exchange between systems Local and metropolitan area networks- specific requirements-part II: wireless LAN medium access control (MAC) and physical layer (PHY) specifications- amendment 4: enhancements for very high throughput for operation in bands below 6 GHz, IEEE Std 802.11ac-2013 (Amendment to IEEE Std 802.11-2012), Dec. 2013.
- [2] S. W. M. Chen and R. W. Brodersen, "A 6-bit 600-MS/s 5.3-mW asynchronous ADC in 0.13-μm CMOS," *IEEE J. Solid-State Circuits*, vol. 41, no. 12, pp. 2669–2680, Dec. 2006.
- [3] J. Craninckx and G. Plas, "A 65 fJ/conversion-step 0-to-50 MS/s 0-to-0.7 mW 9 b charge-sharing SAR ADC in 90 nm digital CMOS," in *IEEE ISSCC Dig. Tech. Papers*, 2007, pp. 246–247.
- [4] V. Giannini, P. Nuzzo, V. Chironi, A. Baschirotto, G. Plas, and J. Craninckx, "An 820 μW 9 b 40 MS/s noise-tolerant dynamic-SAR ADC in 90 nm digital CMOS," in *IEEE ISSCC Dig. Tech. Papers*, 2008, pp. 238–239.

- [5] J.-H. Tsai, Y.-J. Chen, M.-H. Shen, and P.-C. Huang, "A 1-V, 8 b, 40 MS/s, 113 μW charge-recycling SAR ADC with a 14 μW asynchronous controller," in *Symp. VLSI Circuits Dig. Tech. Papers*, 2011, pp. 264–265.
- [6] F. Kuttner, "A 1.2-V 10-b 20-Msample/s nonbinary successive approximation ADC in 0.13-μm CMOS," in *IEEE ISSCC Dig. Tech. Papers*, 2002, pp. 176–177.
- [7] C. C. Liu, S. J. Chang, G. Y. Huang, Y. Z. Lin, C. M. Huang, and C. H. Huang, "A 10 b 100 MS/s 1.13 mW SAR ADC with binary-scaled error compensation," in *IEEE ISSCC Dig. Tech. Papers*, 2010, pp. 386–387.
- [8] W. Liu, Y. Chang, S. K. Hsien, B. W. Chen, Y. P. Lee, W. T. Chen, T. Y. Yang, G. K. Ma, and Y. Chiu, "A 600 MS/s 30 mW 0.13 μm CMOS ADC array achieving over 60 dB SFDR with adaptive digital equalization," in *IEEE ISSCC Dig. Tech. Papers*, 2009, pp. 82–83.
- [9] L. Kull, T. Toifl, M. Schmatz, P. A. Francese, C. Menolfl, M. Braendli, M. Kossel, T. Morf, T. M. Andersen, and Y. Leblebici, "A 90 GS/s 8 b 667 mW 64 interleaved SAR ADC n 32 nm digital SOI," in *IEEE ISSCC Dig. Tech. Papers*, 2014, pp. 378–379.
- [10] C. C. Liu, S. J. Chang, G. Y. Huang, and Y. Z. Lin, "A 10-bit 50-MS/s SAR ADC with a monotonic capacitor switching procedure," *IEEE J. Solid-State Circuits*, vol. 45, no. 4, pp. 731–740, Apr. 2010.
- [11] Y. Zhu, C. H. Chan, U. F. Chio, S. W. Sin, S.-P. U, R. P. Martins, and F. Maloberti, "A 10-bit 100-MS/s reference-free SAR in 90 nm CMOS," *IEEE J. Solid-State Circuits*, vol. 45, no. 6, pp. 1111–1121, Jun. 2010.
- [12] Z. Cao, S. Yan, and Y. Li, "A 32 mW 1.25 GS/s 6 b 2 b/step SAR ADC in 0.13 μm CMOS," in *IEEE ISSCC Dig. Tech. Papers*, 2008, pp. 542–543.
- [13] H. Wei, C.-H. Chan, U.-F. Chio, S.-W. Sin, S.-P. U, R. Martins, and F. Maloberti, "A 0.024 mm<sup>2</sup> 8 b 400 MS/s SAR ADC with 2 b/cycle and resistive DAC in 65 nm CMOS," in *IEEE ISSCC Dig. Tech. Papers*, 2011, pp. 118–119.
- [14] C. C. Lee and M. P. Flynn, "A 12 b 50 MS/s 3.5 mW SAR assisted 2-stage pipeline ADC," in Symp. VLSI Circuits Dig. Tech. Papers, 2010, pp. 239–240.
- [15] Y. Zhu, C. H. Chan, S. W. Sin, S.-P. U, and R. P. Martin, "A34 fJ 10 b 500 MS/s partial-interleaving pipelined SAR ADC," in *Symp. VLSI Circuits Dig. Tech. Papers*, 2012, pp. 90–91.
- [16] B. Verbruggen, M. Iriguchi, M. Guia Solaz, G. Glorieux, K. Deguchi, B. Malki, and J. Craninckx, "A 2.1 mW 11 b 410 MS/s dynamic pipelined SAR ADC with background calibration in 28 nm digital CMOS," in Symp. VLSI Circuits Dig. Tech. Papers, 2013, pp. 268–269.
- [17] R. Vitek, E. Gordon, S. Maerkovich, and A. Beidas, "A 0.015 mm<sup>2</sup> 63 fJ/conversion-step 10-bit 220 MS/s SAR ADC with 1.5 b/step redundancy and digital metastability correction," in *Proc. IEEE CICC*, 2012, pp. 1–4.
- [18] Y. Zhu, C. H. Chan, S.-P. U, and R. P. Martins, "A 10.4-ENOB 120 MS/s SAR ADC with DAC linearity calibration in 90 nm CMOS," in *Proc. IEEE A-SSCC*, 2013, pp. 69–72.
- [19] G. Y. Huang, S. J. Chang, Y. Z. Lin, C. C. Liu, and C. P. Huang, "A 10 b 200 MS/s 0.82 mW SAR ADC in 40 nm," in *Proc. IEEE A-SSCC*, 2013, pp. 289–292.
- [20] M. Inerfield, A. Kamath, F. Su, J. Hu, X. Yu, V. Fong, O. Alnaggar, F. Lin, and T. Kwan, "An 11.5-ENOB 100-MS/s 8 mW dual-reference SAR ADC in 28 nm CMOS," in *Symp. VLSI Circuits Dig. Tech. Papers*, 2014, pp. 246–247.

- [21] C. C. Liu, "A 10-bit 320-MS/s low-cost SAR ADC for IEEE 802. 11ac applications in 20-nm CMOS," in *Proc. IEEE A-SSCC*, 2014, pp. 77–80.
- [22] M. V. Elzakker, E. Tuijl, P. Geraedts, D. Schinkel, E. A. M. Klumperink, and B. Nauta, "A 10-bit charge-redistribution ADC consuming 1.9  $\mu$ W at 1 MS/s," *IEEE J. Solid-State Circuits*, vol. 45, no. 5, pp. 1007–1015, May 2010.
- [23] M. Miyahara, H. Lee, D. Paik, and A. Matsuzawa, "A 10 b 320 MS/s 40 mW open-loop interpolated pipeline ADC," in *Symp. VLSI Circuits Dig. Tech. Papers*, 2011, pp. 126–127.



**Che-Hsun Kuo** was born in Tainan, Taiwan, R.O.C., in 1990. He received the B.S. and M.S. degrees in electrical engineering from National Cheng Kung University, Tainan, Taiwan, in 2012 and 2014, respectively.

He is currently an engineer with MediaTek, Hsinchu, Taiwan, working on high-performance front-end analog circuits. His research interests include the high-speed, low-power ADCs and other analog and mixed-signal circuits and systems.

Mr. Kuo was the winner of the Gold Prize of the

Macronix Golden Silicon Award and the recipient of the Best Design Awards of the National Chip Implementation Center (CIC) Outstanding Chip Award in 2015



**Chun-Cheng Liu** (S'07–M'11) received the B.S. and Ph.D. degrees in electrical engineering from the National Cheng Kung University (NCKU), Taiwan, R.O.C., in 2005 and 2010, respectively.

In 2011, he joined MediaTek, Hsinchu, Taiwan, where he has been working on analog-to-digital converters for video receivers and wireless communication systems. Currently, he is a technical manager working on high-performance data converters and analog circuits. His main research interests include analog/mixed-signal circuits and

analog-to-digital converters.

Dr. Liu won the 2007 Third Prize and 2008 First Prize in the IC design contests (Analog Circuit Category) held by the Ministry of Education, Taiwan. In 2010, he was the winner of the Gold Prize in Macronix Golden Silicon Award and the Best Ph.D. Dissertation Award of the Taiwan IC Design Society. He also received the Best Design Awards of the National Chip Implementation Center (CIC) Outstanding Chip Award in 2010 and 2011.



Ying-Zu Lin (S'06–M'11) received the B.S. and M.S. degrees in electrical engineering and the Ph.D. degree from National Cheng Kung University, Taiwan, R.O.C., in 2003, 2005, and 2010, respectively.

From 2010 to 2013, He was with Novatek, Hsinchu, Taiwan, as a senior engineer working on analog circuits for advanced display systems. He is currently with MediaTek, Hsinchu, as a technical manager working on data converters and analog circuit for wireless communication systems. His research interests include analog/mixed-signal circuits

and data converters.

Dr. Lin won the Excellent Award in the thesis contest of the Mixed-Signal and RF Consortium, Taiwan, in 2005. In 2008, he won the Best Paper Award of VLSI Design/CAD Symposium, Taiwan, and the TSMC Outstanding Student Research Award. In 2009, he won the Third Prize in the Acer Long-Term Smile Award and was the recipient of the MediaTek Fellowship. In 2010, he received the Best Paper Award from the IEICE and the Best Ph.D. Award from the IEEE Tainan Section. He was also the corecipient of the Gold Award in the Macronix Golden Silicon Design Contests 2010. In 2011, he was the winner of ISSCC/DAC Student Design Contest and the recipient of the CIC Outstanding Chip Design Award (Best Design) and the Silver Award of the ISIC Chip Design Competition.