# A 0.3 V 10-bit 1.17 f SAR ADC With Merge and Split Switching in 90 nm CMOS

Jin-Yi Lin and Chih-Cheng Hsieh

Abstract—This paper presents a 10-bit ultra-low voltage energy-efficient SAR ADC. The proposed merge-and-split (MS) switching effectively reduces DAC switching energy by 83% compared with conventional one without the need of extra reference voltage ( $V_{\rm cm}$ ) and the issue of common-mode voltage variation. To maintain good input linearity, a new double-bootstrapped sample-and-hold (S/H) circuit is proposed under an ultra-low voltage of 0.3 V. In addition, by employing asymmetric logic in SAR control, the leakage power is reduced with the penalty of slight conversion speed degradation. The test chip fabricated in 90 nm CMOS occupied a core area of 0.03 mm². With a single 0.3 V supply and a Nyquist rate input, the prototype consumes 35 nW at 90 kS/s and achieves an ENOB of 8.38 bit and a SFDR of 78.2 dB, respectively. The operation frequency is scalable up to 2 MS/s and power supply range from 0.3 V to 0.5 V. The resultant FOMs are 1.17-to-1.78 fJ/conv.-step.

Index Terms—Low power, low voltage, SAR ADC.

#### I. INTRODUCTION

N THE PAST FEW years, with the advancement of large-scale integrated circuits, there has been a growing interest in the design of wireless sensor network for implantable, portable, and wearable applications. These sensing devices are generally used for detecting and monitoring biomedical or environmental signals such as electrocardiographic (ECG), electroencephalography (EEG), electromyography (EMG), temperature, humidity, sound, and so on. In the sensor nodes, the power should be supplied by energy harvesting technologies to reduce the maintenance cost for battery replacement. Most of the small size energy harvesting devices, such as solar cells, can generate extremely low output voltage, and limited power. Therefore, ultralow-voltage and low-power operation is inevitable for wireless sensor nodes.

The sensed signals are usually digitized by ADCs with moderate resolution (8–12 bits) and sampling rate (1–1000 kS/s). In these applications, ADCs are the most critical and power hungry blocks. Among various ADC architectures, successive approximation register (SAR) ADC shows a better power efficiency. Furthermore, SAR ADC benefits from technology downscaling because of two major reasons: 1) SAR ADC mainly consists of digital circuits which get faster in advanced technologies, and is compatible with digital processors; and 2) SAR ADC is an

Manuscript received April 28, 2014; revised July 14, 2014 and August 04, 2014; accepted August 06, 2014. This research is particularly supported by National Science Council, Taiwan under Contract NSC 102-2221-E-007-132 and 102-2220-E-007-008. This paper was recommended by Associate Editor A. M. A. Ali.

The authors are with the Department of Electrical Engineering, National Tsing-Hua University, Hsinchu 30013, Taiwan (e-mail: jinyilin19@gmail.com; cchsieh@ee.nthu.edu.tw).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TCSI.2014.2349571



Fig. 1. Common 10-bit asynchronous SAR ADC.

opamp-free architecture. In other words, SAR ADC does not require high gain and high bandwidth opamps, which consume large static power, and suffer from short channel effect and low supply voltage in advanced process. These reasons arouse many researches on exploring SAR ADC in depth.

Power consumption in a SAR ADC mainly lies in the DAC network, the comparator, and the SAR control logics, and the leakage current needs to be carefully manipulated as well. Many researches have shown interests in reducing DAC switching power [1]-[5]. Compared to the conventional switching sequence, the energy-saving [1], charge average switching (CAS) [2], set-and-down [3], V<sub>cm</sub>-based [4], and, partial floating [5] switching sequences reduce switching energy by 69%, 74.8%, 81%, 90%, and 94%, respectively. To reduce comparator noise, data-driven noise reduction [6] and majority vote comparison [7] are proposed. With respect to digital circuit, reducing supply voltage and employing advanced technology is beneficial [1], [2], [6]–[14]. However, analog circuits become challenging in low supply operation due to the reduced signal swing and barely turn-on resistance of MOS switch. In addition, by carefully selecting transistor size and threshold voltage, one could minimize the overall power consumption with the design trade-off between speed (dynamic power consumption) and leakage current (static power consumption).

This brief aims at enhancing SAR ADC power efficiency by pushing down the supply voltage to  $0.3~\rm V$  and proposing low-voltage design techniques. For low voltage design, the simplest SAR architecture is preferred and employed in this work, as shown in Fig. 1. Asynchronous clocking helps frequency scaling because only one external sampling clock  $(Clk_{ext})$  is required. To overcome the nonlinearity degraded by weakly turn-on switch, a new advanced double-boosted sample-and-hold (S/H) is proposed. In addition, a merge-and-split (MS) switching DAC without common-mode voltage shift is developed to reduce the switching energy of DAC network by 83% compared to conventional one. Considering leakage current, asymmetric logics and multi-threshold MOS devices are employed for the optimal SAR control logics with trade-off of speed and leakage power.



Fig. 2. Block diagram of the proposed 10-bit asynchronous SAR ADC.

The paper is organized as follows. Section II introduces the MS switching method, and Section III describes the design and implementation of the SAR ADC. Measurement results are shown in Section IV and conclusions are given in Section V.

### II. PROPOSED ADC ARCHITECTURE

Fig. 2 shows the schematic of the proposed 10-bit asynchronous SAR ADC. To suppress supply voltage noise and have good common-mode noise rejection, the fully differential architecture is employed. The DAC array is used as sampling capacitor and its MSB capacitor is split into sub-arrays. Thus, the DAC array is composed of two identical sub-DAC arrays called DAC<sub>p(n)</sub> and DAC<sub>p(n)</sub>, which are connected to  $V_{refp}$  and  $V_{refn}$  at sampling phase, respectively. By doing so, the two DAC arrays can be switched on the opposite side, and maintain constant common-mode voltage at conversion phase. In addition, local boosted switches (MS<sub>x</sub>, x = 1–9,11–19) are implemented for MS switching, and only two reference voltages of  $V_{refp}$  (VDD) and  $V_{refn}$  (gnd) are required.

Fig. 3(a) shows CAS DAC switching [2] with a 4-bit example. Since the implementation is symmetrical, only the V<sub>inp</sub> > V<sub>inn</sub> condition is illustrated for simplicity. During the sampling phase, the input signals are sampled onto the top plates of DAC, while  $\mathrm{DAC}_{\mathrm{p\_h}}$  and  $\mathrm{DAC}_{\mathrm{n\_h}}$  are reset to  $V_{\rm ref}$  and  ${\rm DAC_{p\_l}}$  and  ${\rm DAC_{n\_l}}$  are reset to 0. After the sampling phase, the comparator makes first decision directly without switching any capacitor, and the result is MSB = 1(for  $V_{\rm inp} > V_{\rm inn}$ ). Then, the 2C of DAC<sub>p\_h</sub> and DAC<sub>n\_l</sub> are switched to 0 and  $V_{\rm ref}$  to generate a -1/2  $V_{\rm ref}$  shift on top plates. If  $V_{inp} - V_{inn} > V_{ref}/2$  (MSB -1 = 1), the necessary -1/4 V<sub>ref</sub> shift on top plates is accomplished by switching the 1C of  $DAC_{p\_h}$  and  $DAC_{n\_l}$  to 0 and  $V_{ref}$ , respectively. Nevertheless, If  $V_{inp} - V_{inn} < V_{ref}/2$  (MSB - 1 = 0), the required 1/4 V<sub>ref</sub> shift on top plates is accomplished by merging the 2C in DAC<sub>p\_l</sub> and DAC<sub>n\_h</sub>. The same procedure is conducted until the last bit is finished.

Fig. 3(b) shows the proposed MS DAC switching with a 4-bit example. During the sampling phase, the input signals are sampled onto the top plates of DAC, while  $DAC_{p\_h}$  and  $DAC_{n\_h}$  are reset to  $V_{\rm ref}$  and  $DAC_{p\_l}$  and  $DAC_{n\_l}$  are reset to 0. Next, the comparator makes first decision directly, and the result is MSB=1 (for  $V_{\rm inp}>V_{\rm inn}$ ). Then, all the capacitors of  $DAC_{p\_h}$  and  $DAC_{n\_l}$  are merged to generate a -1/2  $V_{\rm ref}$  shift on top plates. If  $V_{\rm inp}-V_{\rm inn}>V_{\rm ref}/2$  (MSB -1=1), the necessary -1/4  $V_{\rm ref}$  shift on top plates is accomplished by splitting the 2C in  $DAC_{p\_h}$  and  $DAC_{n\_l}$  and switching them to 0

and  $V_{\rm ref}$ , respectively. Nevertheless, If  $V_{\rm inp}-V_{\rm inn} < V_{\rm ref}/2$  (MSB -1=0), the required 1/4  $V_{\rm ref}$  shift on top plates is accomplished by merging the 2C in DAC<sub>p\_l</sub> and DAC<sub>n\_h</sub>. The same procedure is conducted until the last bit is resolved.

The quantitative energy consumption of CAS and MS methods in each switching step is also shown in the Fig. 3. In the most energy-wasting switching (first step switching), the MS switching applies merging operation instead of switching the 2C to  $V_{\rm ref}$  and 0, respectively, and the energy consumption is  $-CV_{\rm ref}^2$  instead of  $CV_{\rm ref}^2$ . In the following switching step, either the merging operation or the new introduced splitting operation is employed to accomplish successive approximation.

For an n-bit SAR ADC, if the probability of each digital output code is equal, the average switching energy of conventional [3], CAS [2], monotonic [3],  $V_{\rm cm}$ -based [4] methods can be derived as

$$E_{avg,conv} = \sum_{i=1}^{n} 2^{n+1-2i} (2^i - 1) CV_{ref}^2$$
 (1)

$$E_{avg,CAS} = \sum_{i=1}^{n-1} (2^{n-2-2i})CV_{ref}^2$$
 (2)

$$E_{avg,mono} = \sum_{i=1}^{n-1} (2^{n-2-i})CV_{ref}^2$$
 (3)

$$E_{avg,V_{cm}} = \sum_{i=1}^{n-1} 2^{n-2-2i} (2^i - 1) CV_{ref}^2$$
 (4)

The average switching energy for an n-bit SAR ADC using the proposed MS switching procedure can be derived as

$$E_{avg,MS} = -2^{n-4}CV_{ref}^2 + \sum_{i=2}^{n-1} 2^{n-i-3} (1 - 2^{-i+1})CV_{ref}^2$$
 (5)

However, the CAS and MS switching consume reset energy, which can be derived as

$$E_{reset} = (2^{n-2} - 2^{-1})CV_{ref}^2 \tag{6}$$

For a 10-bit case, the CAS, set-and-down, and  $V_{\rm cm}\text{-based}$  switching procedures consume 88.6, 255.5 and 170.2  $CV_{\rm ref}^2$ , respectively, while the proposed MS switching procedure consumes only  $-21.6~CV_{\rm ref}^2$ . Although the CAS and MS switching methods consume less energy than the monotonic and  $V_{\rm cm}\text{-based}$  switching methods during the conversion phase, they must be pre-charged at the sampling phase and consume reset energy, which is 255.5  $CV_{\rm ref}^2$ . Fig. 4 shows the



Fig. 3. (a) A 4-bit conversion example of the CAS DAC switching method. (b) A 4-bit conversion example of the proposed MS DAC switching method.

switching energy curves versus output code of MS switching and the other well-known techniques including both sampling and conversion phase and Table I summarizes the features. Compared to set-and-down (255.5  $\rm CV_{ref}^2)$  and CAS (344.1  $\rm CV_{ref}^2)$ ) techniques, MS (233.9  $\rm CV_{ref}^2)$ ) switching consumes 8.5% and 32% less energy, respectively. It also solves the common-mode voltage variation issue of set-and-down and hence obviates the distortion at conversion phase. Although  $\rm V_{cm}$ -based switching (170.2  $\rm CV_{ref}^2)$ ) is the most energy-efficient among all techniques, realizing the required extra reference voltage ( $\rm V_{cm}$ ) at 0.3 V is arduous. Considering the required unit capacitors, MS switching is the same as the other methods and is half of the conventional one.

Assuming the bottom-plate voltage of the being switched capacitor  $(C_k)$  on the p-side is  $V_{\rm pk}$  and the one on the n-side is  $V_{\rm nk}$ , as shown in Fig. 5(a). After merging operation, assuming



Fig. 4. Switching energy versus output code.

| TABLE I                                      |  |  |  |  |  |  |  |  |  |
|----------------------------------------------|--|--|--|--|--|--|--|--|--|
| COMPARISON OF DIFFERENT SWITCHING PROCEDURES |  |  |  |  |  |  |  |  |  |

| Switching procedure                                         | conven<br>tional | set-and<br>-down    | V <sub>cm</sub> -<br>based | CAS                    | This<br>work |  |
|-------------------------------------------------------------|------------------|---------------------|----------------------------|------------------------|--------------|--|
| Conversion<br>Energy (CV <sub>ref</sub> <sup>2</sup> )      | 1365.3           | 255.5               | 170.2                      | 88.6                   | -21.6        |  |
| Reset Energy<br>(CV <sub>ref</sub> <sup>2</sup> )           | 0                | 0                   | 0                          | 255.5                  | 255.5        |  |
| Total Switching<br>Energy (CV <sub>ref</sub> <sup>2</sup> ) | 1365.3           | 255.5               | 170.2                      | 344.1                  | 233.9        |  |
| Common-mode<br>Voltage<br>Variation                         | 0                | $\frac{V_{ref}}{2}$ | 0                          | $\frac{V_{ref}}{1024}$ | 0            |  |
| Extra<br>Reference<br>Voltage                               | No               | No                  | Yes                        | No                     | No           |  |
| No. of Unit<br>capacitors in<br>Capacitor<br>Array          | 2 <sup>n</sup>   | 2 <sup>n-1</sup>    | $2^{n-1}$                  | 2 <sup>n-1</sup>       | $2^{n-1}$    |  |



Fig. 5. DAC switching voltage (a) before merging operation. (b) After merging operation.

the capacitor  $C_{\rm totalp}$  is equal to  $C_{\rm totaln}$ , the voltages on both side then can be calculated as

$$V'_{p(n)\_top} = V_{p(n)\_top} \pm \frac{V_{pk} - V_{nk}}{2} \times \frac{C_{p(n)k}}{C_{totalp(n)}}$$
(7)

, where  $C_{\mathrm{totalp}(n)}$  is the sum of total capacitors  $(C_{\mathrm{p(n)0}} + C_{\mathrm{p(n)1}} + \ldots + C_{\mathrm{p(n)n}})$ . Hence, the voltage change on top plates is

$$\Delta V_{top} = (V_{pk} - V_{nk}) \times \frac{C_k}{C_{total}}$$
 (8)

Considering the  $V_{\rm ref}$  noise, assuming the  $V_{\rm pk}$  is disturbed by noise and becomes  $V_{\rm pk}+\Delta V_{\rm noise}$  before merging operation, then the merged voltage  $(V_{\rm k\_m})$  would have  $\Delta V_{\rm noise}/2$  shift from ideal value, making the comparator input common-mode voltage shift of

$$\Delta V_{\text{comp,common-mode}} = \frac{\Delta V_{noise}}{2} \times \frac{C_k}{C_{total}}$$
 (9)

However, the voltage change on top plates is still the same as ideal case. That is, the reference voltage variation only causes input common-mode voltage variation during merging operation. Then considering the splitting operation, the  $V_{\rm k\_m}$  is splitting first and the  $V_{\rm pk}$  and  $V_{\rm nk}$  are connected to constant voltages, respectively [return to Fig. 5(a)]. The common-mode voltage shift caused by merging operation is erased and becomes the same as the condition before merging operation. In addition, to reduce comparator input common-mode voltage variation, the switch sizes of  $C_k$  on both sides are designed the same to cancel out the charge-injection and clock feedthrough effects.



Fig. 6. DAC array of the proposed MS switching.

During comparison phase, the  $V_{\rm ref}$  noise would couple to the comparator input via DAC array and the mount depends on the number of capacitors connected to  $V_{\rm ref}$ . Therefore, different switching sequence would induce different noise profile. Taking the proposed MS switching as an example, at first comparison the  $V_{\rm ref}$  noise on the top plates is 0, because the noises on p-side and n-side are common-mode and canceled out, as shown in Fig. 3(b). At second comparison, if  $V_{\rm inp}-V_{\rm inn}>V_{\rm ref}/2$  (MSB-1=1), the  $V_{\rm ref}$  noise on the top plates is  $3V_{\rm ref,noise}/4$ . Nevertheless, if  $V_{\rm inp}-V_{\rm inn}< V_{\rm ref}/2$  (MSB-1=0), the  $V_{\rm ref}$  noise on the top plates becomes  $V_{\rm ref,noise}/4$ . However, by carefully examining the switching sequence of CAS and MS techniques, as shown in Fig. 3, each switching step has the same  $V_{\rm ref}$  noise. This is true for  $V_{\rm cm}$ -base and monotonic as well. Hence, the linearity degradation due to  $V_{\rm ref}$  noise is the same for all these switching methods.

Besides the  $V_{\rm ref}$  noise, the mismatch of capacitive DAC array is a main error source which deteriorates ADC linearity. For matching concerns, a large capacitor in the DAC array is usually composed of multiple identical unit capacitors. Due to process variation, the practical capacitance of each unit capacitor deviates from the nominal value. Suppose the unit capacitor is modeled with a nominal value of  $C_{\rm u}$  and a standard deviation of  $\sigma_{\rm u}.$  Therefore, for n-bit ADC with MS switching, the capacitance of each capacitor, shown in Fig. 6 can be expressed as:

$$C_{i} = 2^{i-1}C_{u} + \delta_{i} (i = 1 \sim n - 2)$$

$$C_{ib} = 2^{i-1}C_{u} + \delta_{ib} (i = 1 \sim n - 2)$$

$$C_{0} = C_{u} + \delta_{0}$$

$$C_{0b} = C_{u} + \delta_{0b}$$
(10)

where i is an integer representing the bit position,  $C_u$  is the unit capacitance and  $\delta_i$  is the error term. Assuming that the error distributions of unit capacitors are independent and identically distributed (i.i.d.) Gaussian random variables, the mean and variance of the error terms are

$$E[\delta_{i}] = E[\delta_{ib}] = 0, E[\delta_{0}^{2}] = E[\delta_{0b}^{2}] = E[\delta_{1}^{2}] = E[\delta_{1b}^{2}] = \sigma_{u}^{2},$$

$$E[\delta_{i}^{2}] = E[\delta_{ib}^{2}] = 2^{i-1}\sigma_{u}^{2}$$
(11)

The differential input voltage of the comparator before it makes the last decision (i.e., all bits are decided except the LSB) can be expressed as

$$\Delta V_{in}(y) = V_{in}$$

$$-\frac{S_n \sum_{i=0}^{n-2} C_{ib} - \overline{S_n} \sum_{i=0}^{n-2} C_i + \sum_{i=1}^{n-2} S_{i+1} C_{ib} - \sum_{i=1}^{n-2} \overline{S_{i+1}} C_i}{\sum_{i=0}^{n-2} C_{ib} + \sum_{i=0}^{n-2} C_i} \times V_{ref}$$
(12)

where  $y = [S_n ... S_1]$  is the digital estimation,  $S_n$  represents the comparator decision for the nth bit ( $S_{\rm n}\,=\,0$  or 1),  $V_{\rm in}$  is the input signal difference, and  $V_{\rm ref}$  is the reference voltage. Subtracting the nominal value yields the error INL

$$INL(y) = \frac{V_{error}(y)}{LSB}$$

$$= \frac{\sum_{i=0}^{n-2} \delta_{ib} - \overline{S_n} \sum_{i=0}^{n-2} \delta_i + \sum_{i=1}^{n-2} S_{i+1} \delta_{ib} - \sum_{i=1}^{n-2} \overline{S_{i+1}} \delta_i}{\sum_{i=0}^{n-2} C_{ib} + \sum_{i=0}^{n-2} C_i} \times V_{ref}$$

$$= \frac{LSB}$$
(13)

with variance

$$E\left[V_{error}^{2}(y)\right] = \sum \left[\frac{S_{n}\sum_{i=0}^{n-2}\delta_{ib}^{2} - \overline{S_{n}}\sum_{i=0}^{n-2}\delta_{i}^{2} + \sum_{i=1}^{n-2}S_{i+1}\delta_{ib}^{2} - \sum_{i=1}^{n-2}\overline{S_{i+1}}\delta_{i}^{2}}{2^{2n-2}C_{u}^{2}} \times V_{ref}^{2}\right]$$
(14)

For the proposed MS switching procedure, MSB is determined mismatch-independently (INL = 0), and worst cases INL occur at the VFS/4 and 3 VFS/4, where VFS means the full scale signal. At these two transitions, the most capacitors are switched. Therefore, the variance of maximum INL error is

$$\sigma_{INL,\max}^{2} = E \left[ \frac{\sum_{i=0}^{n-2} \delta_{i}^{2} + \delta_{n-2}^{2} + \sum_{i=1}^{n-3} \delta_{ib}^{2}}{2^{2n-2}C_{u}^{2}} \times V_{ref}^{2} \right]$$

$$= \frac{E \left(\sum_{i=0}^{n-3} \delta_{i}^{2}\right) + E \left(4\delta_{n-2}^{2}\right) + E \left(\sum_{i=1}^{n-3} \delta_{ib}^{2}\right)}{2^{2n-2}C_{u}^{2}} \times V_{ref}^{2}$$

$$= \frac{\left(3 \times 2^{n-2} - 1\right)\sigma_{u}^{2}}{2^{2n-2}C_{u}^{2}} \times V_{ref}^{2}$$

$$\cong \frac{3 \times 2^{n-2}\sigma_{u}^{2}}{2^{2n-2}C_{u}^{2}} \times V_{ref}^{2} = \frac{3\sigma_{u}^{2}}{2^{n}C_{u}^{2}} \times V_{ref}^{2}$$
(15)

Therefore, the maximum INL of MS switching is

$$\sigma_{INL,\text{max}} = \frac{\sqrt{3 \times 2^{n-2}} \sigma_u}{C_{\text{tot}}} \tag{16}$$

The DNL is the difference of two adjacent codes expressed

$$DNL(y) = \frac{V_{error}(y) - V_{error}(y-1)}{LSB}$$
 (17)

The maximum DNL of MS switching is the code distance between the middle code transition and its previous one. The error term of middle code is generated at the MSB decision and it is error free with top-plate sampling. Therefore, the variance of the maximum DNL error is derived as

$$\begin{split} E\left[V_{error}^{2}(2^{n-1}) - V_{error}^{2}(2^{n-1} - 1)\right] \\ = \sum \left[0 - \frac{\sum\limits_{i=0}^{n-2} \delta_{i}^{2} + \sum\limits_{i=1}^{n-2} \delta_{ib}^{2}}{2^{2n-2}C_{u}^{2}} \times V_{ref}^{2}\right] \end{split}$$



Fig. 7. Static performance with a SAR ADC using CAS switching method and

$$= \frac{E\left(\sum_{i=0}^{n-2} \delta_i^2\right) + E\left(\sum_{i=1}^{n-2} \delta_{ib}^2\right)}{2^{2n-2}C_u^2} \times V_{ref}^2 = \frac{(2^{n-1}-1)\sigma_u^2}{2^{2n-2}C_u^2} \times V_{ref}^2$$

$$\cong \frac{2^{n-1}\sigma_u^2}{2^{2n-2}C_u^2} \times V_{ref}^2 = \frac{\sigma_u^2}{2^{n-1}C_u^2} \times V_{ref}^2$$
(18)

Therefore, the maximum DNL of MS switching is

$$\sigma_{DNL,\max} = \frac{\sqrt{2^{n-1}}\sigma_u}{C_u} \tag{19}$$

The same derivation procedures are applied to CAS switching, and the maximum INL and DNL can be expressed as (20) and (21).

$$\sigma_{INL,\max,CAS} = \frac{\sqrt{7 \times 2^{n-3}} \sigma_u}{C_u}$$

$$\sigma_{DNL,\max,CAS} = \frac{\sqrt{3 \times 2^{n-2}} \sigma_u}{C_u}$$
(20)

$$\sigma_{DNL,\max,CAS} = \frac{\sqrt{3 \times 2^{n-2}} \sigma_u}{C_u} \tag{21}$$

To verify the theoretical analysis above, behavioral simulations for a 10-bit SAR ADC with CAS and MS switching were developed. The only error source is the random mismatch of capacitors and each capacitor cell has a Gaussian random error with a standard deviation of 3%. Fig. 7 shows the rootmean-square (rms) of DNL and INL of 10000 Monte-Carlo runs. As expected, the worst DNL is at the middle code and the worst INL occurs at the VFS/4 and 3 VFS/4 for both CAS and MS switching. The DNL of MS switching is better than CAS switching by a factor of  $\sqrt{3/2}$  and the INL by a factor of  $\sqrt{7/6}$ . Therefore, for the same peak DNL and INL, MS switching can use smaller unit capacitor than CAS switching.

# III. IMPLEMENTATION OF KEY BUILDING BLOCKS

The fundamental building blocks of the proposed MS switching ADC are two S/H circuits, a dynamic comparator, SAR control logics, and two capacitive DAC networks. The detailed design consideration of the building blocks are described in the following subsections.

# A. Double-Bootstrapped Sample-and-Hold

The double-bootstrapped switch shown in Fig. 8 performs the S/H function. With the bootstrapped switch, the gate-source voltage of the sampling transistors (M<sub>s1</sub> and M<sub>s2</sub>) are fixed at the double supply voltage, which makes the on-resistance a small constant value and thus improves the switch linearity.

When clk is high,  $C_1$  and  $C_2$  are pre-charged to VDD. After clk becomes low,  $C_1$  and  $C_2$  are connected in series by a low



Fig. 8. Double-bootstrapped sample-and-hold.



Fig. 9. Transient simulation of S/H turn-on speed with low Vt and with standard Vt at the SS corner.



Fig. 10. Transient simulation of S/H at the FF corner.



Fig. 11. Simulated FFT plot of S/H at the FF corner.

threshold PMOS  $(M_1)$  to improve boosting speed. The transient simulation of the worst case (SS corner) is shown in Fig. 9. Under the same sampling clock, the turn-on speed with low Vt  $M_1$  can improve 15% compared to normal Vt one.

In addition, operating at low sampling frequency, the holding voltage on DAC array will be degraded due to the leakage current. The transient simulation of conventional double-bootstrapped S/H [14] with two switch sizes (half width and double



Fig. 12. (a) Simple S/H circuit. (b) Transient simulation of negative gate bias and negative body bias at the FF corner.

length for equal resistance) operated at the FF corner is displayed in Fig. 10. The common used method of stacked MOS  $(M_{s1} \text{ and } M_{s2})$  [12] is also shown in Fig. 10. The leakage current of stacked MOS is slightly smaller than the one of double length. However, because of large leakage current, the holding voltage changes larger than 1 LSB. With an input signal of common-mode voltage 0.15 V and amplitude 0.3 Vpp, Fig. 11 shows the simulated FFT plot of S/H at the FF corner. Although the stacked MOS can improve linearity, the ENOB (6.16 bit) and SFDR (39.78 dB) are still not enough for 10-bit ADC. Therefore, a modified S/H should be introduced to achieve 10-bit linearity under 0.3 V supply. By adding three  $MOS (M_5 - M_7)$  and one capacitor  $(C_3)$ , the negative holding voltage is implemented. From simulation shown in Fig. 10, the leakage current of M<sub>s2</sub> is reduced from 90 pA to 40 pA under small drain-to-source voltage (V<sub>ds</sub>) of M<sub>s2</sub> and the leakage current is kept small under large  $V_{\rm ds}$  voltage of  $M_{\rm s2}$  as well. As the FFT plot of Fig. 11 shows, the ENOB and SFDR of the proposed double-bootstrapped S/H are improved to 12.3 bit and 75.84 dB, respective. To compare the difference of the proposed negative gate bias and the negative body bias [12], the circuit shown in Fig. 12(a) is used for transient simulation. Assuming Vout is initially 0 V, when Vg is -0.3 V and Vb is 0 V (negative gate bias), the leakage current is 70 fA and keeps constant. However, with the negative body bias case (Vg is 0 V and Vb is -0.3 V), the leakage current is between -40 pA to 220 pA and oscillates with input frequency. Since the threshold voltage of the sampling switch depends on input voltage, the negative body bias would cause input-dependent non-linearity and its resultant ENOB and SFDR with Nyquist rate input are 7.66 bit and 48.86 dB, respectively.

# B. Dynamic Comparator With Dummy Input Pair

The conventional dynamic latch typed comparator, shown in Fig. 13 is employed for no static current consumption. When en is low, and  $en_b$  is high, the comparator is at reset phase, and the comparator outputs  $V_{op}$  and  $V_{on}$  are pull high. In addition, the drain and source voltages of input pair (M<sub>1</sub> and M<sub>2</sub>) are also reset to VDD to cancel out the coupling effect of  $C_{gs}$ 



Fig. 13. Schematic of dynamic comparator.



Fig. 14. Transient simulation of dynamic comparator.

and C<sub>gd</sub>, and make each comparison have the same initial condition. When en becomes high and  $en\_b$  becomes low, the comparison starts, and the voltage of  $V_1$  are pulled from VDD to gnd rapidly. Hence, the input common-mode voltage is coupled down by  $C_{\rm gs}$  and degrades ADC linearity. To resolve this problem, a dummy input pair is employed, as shown in Fig. 13. The voltage of  $V_2$  is reset to gnd and go to VDD at the beginning of comparison, which makes an opposite coupling effect and maintains the input common-mode voltage constant. Fig. 14 shows the transient simulation of dynamic comparator. The input common-mode voltage variation of the comparator with dummy pair is 38.8% less than the one without dummy pair, and at reset phase, it can rapidly recover to 150 mV with reset switch  $(M_{r1} - M_{r4})$ . In addition, the differential input voltage variation with dummy pair is less than the one without dummy pair as well.

#### C. SAR Controls With Asymmetric Logic

Fig. 15 shows a timing diagram of the proposed SAR ADC. At the rising edge of  $Clk_{ext}$ ,  $V_{in}$  is sampled onto the DAC array, and after the falling edge of  $Clk_{ext}$ , the ADC starts bit conversion by triggering the first rising edge of comparison clock Comp\_en. Beyond this point, the ADC operates in asynchronous mode and the  $R_{dy}$  signal indicates the completion of comparisons by its rising edges, and the decision result Comp\_out is passed to SAR Controls directly to increase DAC settling time. As soon as the ADC finishes AD conversion, the ADC enters sleep mode. The self-power gating proposed in [10] can only reduce the leakage current at sleep phase. However, in a full rate SAR ADC, the duration of sleep phase is nearly zero, so the power gating is helpless. In this work, we propose a new technique to reduce the leakage current at active phase by employing asymmetric logic. Fig. 16 shows the waveform of one bit SAR control. The initial value of SAR control is reset



Fig. 15. Timing diagram of the proposed SAR ADC.



Fig. 16. Waveform of one bit SAR control.

to low, and the equivalent resistance  $R_{\rm p}$  of PMOS (turn-off) dominates the leakage current. However, after SAR switching, the waveform would become high and the leakage current is determined by  $R_{\rm n}.$  By increase the resistance of  $R_{\rm n},$  the leakage current is reduced after SAR switching with the penalty of slower reset speed. In the SAR logic implementation of this work, high Vt devices are used to replace normal Vt devices to increase  $R_{\rm n}$  instead of increasing gate length. Because all the SAR controls are reset at the same time, the conversion speed only degrades slightly. From simulation, the design with asymmetric logic can reduce about 20% power consumption of SAR controls with only 3% degradation of maximum sampling frequency.

# D. Capacitive DAC Network

The finger typed metal-oxide-metal (MOM) [9] unit capacitor is used in the DAC network. A 3-bit DAC network layout with previous proposed structure, shown in Fig. 17(a) has large routing error because the routing line near the DAC array has larger parasitic capacitance ( $C_1 > C_2 > C_3 > C_4$ ), resulting in unequal unit capacitance. To reduce this routing error, the routing lines should be far enough to have little parasitic capacitance. However, the large distance increase the chip area and bottom-plate parasitic capacitance, which increases DAC settling time and power consumption. Instead of increasing distance, this work proposes a modified finger typed MOM capacitor, shown in Fig. 17(b). The shielding structure is incorporated

|                           |           |      |      | 2014   | 2013  | 2013      | 2013  | 2012  |
|---------------------------|-----------|------|------|--------|-------|-----------|-------|-------|
|                           | This work |      |      | ISSCC  | ISSCC | ISSCC     | CICC  | VLSI  |
|                           |           |      |      | [11]   | [2]   | [6]       | [7]   | [8]   |
| Supply (V)                | 0.3       | 0.4  | 0.5  | 0.45   | 0.4   | 0.6       | 0.5   | 0.35  |
| Tech.                     | 90nm      |      |      | 40nm   | 90nm  | 65nm      | 65nm  | 90nm  |
| Bit                       | 10        |      |      | 10     | 10    | 10/12     | 10    | 10    |
| Input capacitance (F)     | 1024f     |      |      | 835.5f | 2560f | 1024f     | N/A   | N/A   |
| Fs (Hz)                   | 90k       | 600k | 2M   | 200k   | 500k  | 40k       | 250k  | 100k  |
| DNL (LSB)                 | 0.38      |      |      | 0.44   | 0.34  | 0.32/0.97 | 0.36  | 0.3   |
| INL (LSB)                 | 0.66      |      |      | 0.45   | 0.51  | 0.48/1.9  | 0.47  | 0.6   |
| ENOB (bit)                | 8.38      | 0.00 | 0.07 | 9.05   | 0.70  | 0.4/10.1  | 0.45  | 0.06  |
| @ at Nyquist              | 8.38      | 8.88 | 8.97 | 8.95   | 8.72  | 9.4/10.1  | 8.45  | 9.06  |
| SNDR (dB)<br>@ at Nyquist | 52.2      | 55.2 | 55.8 | 55.63  | 54.3  | 58.3/62.5 | 52.63 | 56.3  |
| SFDR(dB)<br>@ at Nyquist  | 78.2      | 87.9 | 81.9 | 76.25  | 82.6  | N/A/68.8  | 64.1  | 71    |
| Total Power (W)           | 35n       | 372n | 1.8u | 84n    | 0.5μ  | 72μ/97μ   | 290n  | 170n  |
| FoM<br>(fJ/cs.)           | 1.17      | 1.32 | 1.78 | 0.85   | 2.37  | 2.7/2.2   | 3.3   | 3.2   |
| Core area<br>(mm²)        | 0.031     |      |      | 0.0065 | 0.042 | 0.076     | 0.072 | 0.032 |

TABLE II
PERFORMANCE COMPARISON WITH STATE-OF-THE-ART WORKS



Fig. 17. Layout of 3-bit DAC network. (a) Finger typed metal-oxide-metal (MOM) unit capacitor. (b) Modified finger typed metal-oxide-metal (MOM) unit capacitor.



Fig. 18. Die photograph of the proposed SAR ADC.



Fig. 19. Measured DNL and INL at 90 kS/s (0.3 V).

into the unit capacitor, which not only increases the unit capacitance but also reduces the undesired parasitic capacitance. The unit capacitor of the proposed SAR ADC is composed of

M4-to-M7 layers and has a unit capacitance about 2 fF for capacitor matching and kT/C noise consideration. Therefore, the total sampling capacitance of one capacitor network is 1 pF. The two capacitive DAC networks occupy a total active area of 311  $\mu$ m  $\times$  22  $\mu$ m, about 22% of the whole ADC.

#### IV. MEASUREMENT RESULTS

The proposed 10-bit MS switching SAR ADC was fabricated in 90 nm CMOS technology and the die photograph is shown in Fig. 18 with a core area of 0.031 mm<sup>2</sup> (398  $\mu$ m × 78  $\mu$ m).

#### A. Static Performance

The static performance of the proposed ADC is evaluated by using a histogram test after applying a slow sinusoid input. Operating at 0.3 V and 90 kS/s, the measured DNL and INL are  $+0.38\,\mathrm{LSB}/-0.32\,\mathrm{LSB}$  and  $+0.38\,\mathrm{LSB}/-0.66\,\mathrm{LSB}$ , respectively, as shown in Fig. 19. The DNL and INL of proposed MS switching are worse than those of CAS switching [2], shown in Table II, mainly because of unit capacitance scaling (5 fF to 2 fF). Theoretically, the DNL and INL would be 2.5 times larger. However, thanks to the DNL and INL improvement induced in Section II, and the proposed modified finger typed MOM capacitor, the DNL and INL (0.38 LSB and 0.68 LSB) are only 1.12 and 1.29 times larger than those (0.34 LSB and 0.51 LSB) of CAS switching, respectively.

## B. Dynamic Performance

Fig. 20 shows the measured fast Fourier transform (FFT) plots with an input frequency of close to Nyquist frequency. The resultant SNDR at 90 kS/s, 600 kS/s, and 2 MS/s are 52.18 dB, 55.21 dB, and 55.79 dB, respectively, and the corresponding ENOB are 8.38 bit, 8.88 bit, and 8.97 bit, respective. In addition, all of measured SFDR are above 78 dB, which proves the proposed double-bootstrapped S/H has good linearity under low supply voltage.

Fig. 21 illustrates the SNDR and SFDR as a function of input frequency for supply voltage of 0.3 V–0.5 V. The SNDR drops within 0.3 dB when the input frequency is increased to Nyquist



Fig. 20. Measured spectrum and SNDR/SFDR of near Nyquist-rate input at (a) 90 kS/s. (b) 600 kS/s. (c) 2 MS/s.



Fig. 21. Measured SNDR&SFDR as a function of input frequency (VDD = 0.3-0.5 V).



Fig. 22. The power distribution of the prototype for  $VDD=0.3\ V.$ 

frequency, so the effective resolution bandwidth (ERBW) is higher than Nyquist frequency.

#### C. Power Consumption and Comparisons

The measured total power dissipation at 0.3 V supply is 35 nW with 11.7% in the S/H, 14% in the comparator, 28.1% in the DAC, and 46.2% in the digital SAR logics, as shown in Fig. 22. The total power consumption at 0.4 V and 0.5 V supply are 372 nW and 1.8  $\mu$ W, respectively.

To compare the proposed ADC with other state-of-the-art SAR ADCs, the figure-of-merit (FOM) is used.

$$FoM = \frac{Power}{2^{ENOB} \times \min\{Fs, 2 \times ERBW\}}$$
 (22)

where  $F_s$  is the sampling frequency, ERBW is the effective resolution bandwidth, and ENOB is the effective number of bits at a Nyquist input.

Table II shows a summary of the measured performance and a comparison to other state-of-the-art works. With the proposed MS technique and corresponding design for low supply voltage, the prototype achieves a best FOM of 1.17 fJ/conversion-step at 0.3 V and 90 kHz. Compared to other low-power SAR ADCs, this work with a wide sampling frequency range of 90 kS/s-to-2

MS/s presents FOMs of 1.17-to-1.78 fJ/conversion- step at 0.3 V-to-0.5 V supply and can operate at the lowest supply voltage for 10-bit resolution.

#### V. CONCLUSION

In this paper, a 10-bit SAR ADC for biomedical system or sensor network is presented. The proposed energy-efficient MS switching procedure reduces the DAC power consumption without common-mode voltage shift and extra reference voltage. In addition, the new proposed double-bootstrapped S/H improves sampling linearity under ultra-low voltage of 0.3 V. The modified comparator enhances comparison accuracy, and the finger typed MOM capacitor with shielding structure is employed to reduce parasitic capacitance and increase unit capacitance. Furthermore, the asymmetric logic is proposed to take trade-off between leakage current and operation speed at conversion phase. The prototype ADC occupies an active area of 0.031 mm², and achieves 90 kS/s-to-2 MS/s operation speeds with FOMs of 1.17-to-1.78 fJ/conversion-step at 0.3 V-to-0.5 V supply.

#### ACKNOWLEDGMENT

The authors thank MediaTek for supporting of this work and National Chip Implementation Center (CIC) for fabrication of the test chip.

#### REFERENCES

- [1] W. Y. Pang, C. S. Wang, Y. K. Chang, N. K. Chou, and C. K. Wang, "A 10-bit 500-KS/s low power SAR ADC with splitting capacitor for biomedical applications," in *Proc. IEEE Asian Solid-State Circuits Conf.*, Nov. 2009, pp. 149–152.
- [2] C.-Y. Liou and C.-C. Hsieh, "A 2.4-to-5.2 fJ/conversion-step 10 b 0.5-to-4 MS/s SAR ADC with charge-average switching DAC in 90 nm CMOS," in *IEEE ISSCC Dig. Tech. Papers*, Feb. 2013, pp. 280–281.
- [3] C. C. Liu, S. J. Chang, G. Y. Huang, and Y. Z. Lin, "A 10-bit 50-MS/s SAR ADC with a monotonic capacitor switching procedure," *IEEE J. Solid-State Circuits*, vol. 45, no. 4, pp. 731–740, Apr. 2010.
- [4] Y. Zhu, C.-H. Chan, U.-F. Chio, S.-W. Sin, S.-P. U, R. P. Martins, and F. Maloberti, "A 10-bit 100-MS/s reference-free SAR ADC in 90 nm CMOS," *IEEE J. Solid-State Circuits*, vol. 45, no. 6, pp. 1111–1121, Jun. 2010.
- [5] C. H. Kuo and C. E. Hsieh, "A high energy-efficiency SAR ADC based on partial floating capacitor switching technique," in *Proc. IEEE ESS-CIRC*, 2011, pp. 475–478.
- [6] P. Harpe, E. Cantatore, and A. van Roermund, "A 2.2/2.7 fJ/conversion-step 10/12 b 40 kS/s SAR ADC with data-driven noise reduction," in *IEEE ISSCC Dig. Tech. Papers*, Feb. 2013, pp. 270–271.
- [7] M. Ahmadi and W. Namgoong, "A 3.3 fJ/conversion-step 250 kS/s 10 b SAR ADC using optimized vote allocation," in *Proc. IEEE Custom Integr. Circuits Conf. (CICC)*, Sep. 2013, pp. 1–4, 22–25.
- [8] H.-Y. Tai, H.-W. Chen, and H.-S. Chen, "A 3.2 fJ/c.-s. 0.35 V 10 b 100 KS/s SAR ADC in 90 nm CMOS," in *Proc. IEEE Symp. VLSI Circuits*, Jun. 2012, pp. 92–93, 13–15.
- [9] P. J. A. Harpe, C. Zhou, Y. Bi, N. P. v. d. Meijs, X. Wang, K. Philips, G. Dolmans, and H. D. Groot, "A 26 μW 8 bit 10 MS/s asynchronous SAR ADC for low energy radios," *IEEE J. Solid-State Circuits*, vol. 46, no. 7, pp. 1585–1595, Jul. 2011.
- [10] R. Sekimoto, A. Shikata, K. Yoshioka, T. Kuroda, and H. Ishikuro, "A 0.5-V 5.2-fJ/conversion-step full asynchronous SAR ADC with leakage power reduction down to 650 pW by boosted self-power gating in 40-nm CMOS," *IEEE J. Solid-State Circuits*, vol. 48, no. 11, pp. 2628–2636, Nov. 2013.
- [11] H.-Y. Tai, Y.-S. Hu, H.-W. Chen, and H.-S. Chen, "A 0.85 fJ/conversion-step 10 b 200 kS/s subranging SAR ADC in 40 nm CMOS," in *IEEE ISSCC Dig. Tech. Papers*, Feb. 2014, pp. 196–197.
- [12] X. Zhou and Q. Li, "A 160 mV 670 nW 8-bit SAR ADC in 0.13  $\mu$ m CMOS," in *Proc. IEEE Custom Integr. Circuits Conf. (CICC)*, Sep. 2012, pp. 1–4, 9–12.
- [13] P. Harpe, G. Dolmans, K. Philips, and H. de Groot, "A 0.7 V 7-to-10 bit 0-to-2 MS/s flexible SAR ADC for ultra low-power wireless sensor nodes," in *Proc. IEEE ESSCIRC*, Sep. 2012, pp. 373–376.

[14] S.-I. Chang, K. Al-Ashmouny, and Y. Euisik, "A 0.5 V 20 fJ/conversion-step rail-to-rail SAR ADC with programmable time-delayed control units for low-power biomedical application," in *Proc. IEEE ESS-CIRC*, Sep. 2011, pp. 339–342.



Jin-Yi Lin received his B.S. degree in electrical engineering from National Hsing Hua University, Taiwan, in 2010. Now he is working toward the Ph.D degree. His research interests include mixed analog/digital circuit design, especially in analog-to-digital converters. He currently is involved in the development of low power, small area, and high resolution SAR ADC for biomedical and 3D IC applications.



**Chih-Cheng Hsieh** received his B.S., M.S., and Ph.D. degrees from the institute of electronics engineering, National Chiao-Tung University, Hsinchu, Taiwan, in 1990, 1991, and 1997, respectively.

He served with the Army of Taiwan as a Second Lieutenant from 1997–1999. From 1999–2007, he worked with a IC design house, the Pixart Imaging Inc., Taiwan, and was involved in the development of CMOS image sensor ICs for PC, consumer, and mobile phone applications. He led the Mixed-Mode IC department as a Senior Manager and helped

the company become an IPO successfully in 2007. He has proposed many inventions to improve the function and quality of CMOS image sensor ICs, and has been granted 12 U.S. patents and 23 Taiwan patents. In 2007, he joined the Department of Electrical Engineering, National Tsing-Hua University, Hsinchu, Taiwan, where he is currently an Assistant Professor.

Dr. Hsieh's research interests include CMOS image sensor IC development for biomedical, space, robot, and customized applications; smart sensor IC with array level pre-processing; and low power analog & mixed-mode IC design.