# A New Figure of Merit Equation for Analog-to-Digital Converters in CMOS Image Sensors

Minho Kwon\* and Boris Murmann<sup>†</sup>
\*Samsung Electronics, Hwaseong, South Korea

†Department of Electrical Engineering, Stanford University, CA, USA

Abstract—This paper presents a new figure-of-merit (FoM) equation for column analog-to-digital converters (ADCs) in CMOS image sensors. The proposed FoM incorporates the dynamic range, resulting from the minimum dark-level random noise and the maximum full well capacity, as well as AD conversion time, power consumption, and area. Using this FoM, we have analyzed various ADC architectures including cyclic, delta-sigma, successive approximation register, single-slope (SS), two-step and hybrid topologies. Using the suggested equation and data collected over the past ten years, we elucidate the reasons behind the dominance of the column-based SS ADC in commercial products. The proposed FoM is therefore useful for gauging the potential of new architectures and for architecture selection at an early stage of the design process.

Keywords—CMOS image sensor (CIS), Analog-to-digital converter (ADC), Figure-of-Merit (FoM).

#### I. INTRODUCTION

Image sensors have become important components not only for cellular phones, cameras, automotive vehicles and medical devices, but also for the Internet of Everything (IoE). Especially in CMOS image sensor (CIS) design, it is critical to choose a proper analog-to-digital converter (ADC) architecture to convert the signals from all pixels into digital data. During the past two decades, various single or column-parallel ADCs have been introduced with low power consumption and high sampling rate. However, the pixel pitch has become smaller, making it more difficult to identify an ADC architecture with a good trade-off between noise, speed, power consumption, and area. Generally, it has become increasingly challenging to design an efficient ADC without degrading the overall CIS performance.

The single ADC architecture [1] was used extensively in the past, but comes with large power consumption for today's high-resolution imagers due to the commensurately high conversion rate. Currently, column-parallel ADC architectures with low power, high speed and high resolution are being deployed in place of the single ADC architecture. Fig. 1 shows the pixel rate (PR) trend over the past decades for various column ADCs, such as cyclic [2]–[6], delta-sigma ( $\Delta\Sigma$ ) [7]–[8], successive approximation register (SAR) [9]–[15], single-slope (SS) [16]–[27], and two-step or hybrid topologies [28]–[38]. PR is defined by the product of the frame rate and the number of pixels and is expected to increase further in the future.

All ADC topologies in Fig. 1 have characteristic benefits and limitations. Cyclic ADCs provide relatively fast conversion, but require a very high gain analog amplifier, leading to high power consumption.  $\Delta\Sigma$  ADCs achieve low temporal noise by taking multiple samples of each pixel output, but they necessitate high



Fig. 1. Pixel rate vs. number of CIS pixels (from published data).

complexity due to gain control and mismatch mitigation in their feedback digital-to-analog converters (DACs). SAR ADCs have the best power efficiency but impose large silicon area because of the binary-weighted capacitor array and the (typically) required calibration circuitry. SS ADCs have been adopted as the result of their good linearity and relatively low power consumption. However, a main drawback is that the quantization period grows exponentially with ADC resolution. In addition, two-step or hybrid ADCs not only have gain mismatch between the coarse and the fine conversion steps, but they also suffer from circuit complexities due to the use of multiple reference voltages and the combination of several ADC architectures.

The figure-of-merit (FoM) equation presented in this paper was designed to consider the above-mentioned tradeoffs through the ADC's noise, speed, power consumption and area. The FoM results aid the designer in selecting the best topology among the various options. Until now, several FoM equations have been introduced in [7], [15], [34], [39]. However, these have proven insufficient for an objective comparison of image sensor ADCs and fail to explain the dominance of the SS approach.

# II. CONVENTIONAL ADCS FOM EQUATIONS

A commonly used FoM for ADCs in applications such as wireless and wireline communication is given by:

$$FoM = \frac{P}{f_s \times 2^{ENOB}} \left[ \frac{fJ}{conv.-step} \right]. \tag{1}$$

Here, P is the power consumption,  $f_s$  is the sampling rate, and ENOB is the effective number of bits. For image sensors, (1) is inappropriate when ENOB is limited by thermal noise, which leads to a power scaling proportional to  $2^{2ENOB}$  (4x per bit or 6 dB). For proper benchmarking, the total noise of an image sensor is taken as the input-referred random noise (N, in electrons RMS) on the floating diffusion (FD) as shown in Fig. 2(a). Furthermore, (1) does not account for the impact of correlated double sampling (CDS) on the AD conversion time, as shown in Fig. 2(b).





Fig. 2. (a) Block diagram and (b) timing diagram for image sensors.

To address a subset of these deficiencies, CIS-specific FoMs have been proposed, reflecting the frame rate, pixel resolution and input-referred random noise in addition to the *ENOB*:

$$FoM = \frac{P \times N}{PR} \times 10^9 \text{ [nJ} \cdot \text{e}^-\text{]}$$
 (2)

$$FoM = \frac{P \times N}{PR \times 2^{ENOB}} \times 10^{12} \left[ \frac{pJ \cdot e^{-}}{conv.-step} \right].$$
 (3)

Even though (2) and (3) represent the sensor's characteristics, the area constraint is still not considered. Only the work of [39] has introduced an FoM containing the pixel pitch:

$$FoM = \frac{P \times N \times Pitch^2}{f_S \times 2^{ENOB}} \left[ \frac{pJ \cdot V \cdot \mu m^2}{conv.-step} \right]. \tag{4}$$

Here, *Pitch* is defined by the size of a single pixel. However, a state-of-the-art column ADC tends to be twice as wide as a pixel, because it is difficult to fit within the small pixel pitch. Consequently, using the pixel pitch in (4) is not appropriate when the pitch of the ADCs is larger than this number. Moreover, (3) and (4) are still unsuitable when the *ENOB* is limited by thermal noise.

#### III. THE PROPOSED ADC FOM EQUATION

ADC design for image sensors must not only consider power consumption and conversion time, but is also constrained by noise performance and area. The proposed FoM equation accounts for noise via dynamic range (*DR*), and includes the effect of programmable gain amplifiers (PGA) and CDS:

$$FoM = \frac{P \times ConvTime \times A}{\frac{(DR_{dB} - 1.76)}{10}} \left[ \frac{fJ \cdot \mu m^2}{conv. - step} \right].$$
 (5)

In (5), *ConvTime* is the normalized AD conversion time for processing the number of pixels via the designed ADC. *A* is the area defined by pitch times height of the ADC. *DR* is obtained from the full well capacity (FWC) and dark level read noise when the analog gain (AG) is unity. Dividing the *DR* by 10 in the denominator leads to the desired 4x per 6 dB power tradeoff (limited by thermal noise).

In the following subsections, we describe the purpose of all variables in (5) and draw comparisons to other FoMs.

### A. AD Conversion Time

Based on the frame rate and the number of pixels, the readout time of the column ADC is determined by the horizontal scanning time as shown Fig. 2(b). For example, the horizontal scanning time (1H time) consists of four components: reset settling, signal settling, AD conversion (CDS and quantization) and blank time. Digital CDS doubles the AD conversion time compared to analog CDS. However, analog CDS leads to inferior column fixed pattern noise (CFPN), because the reset switches of each CDS circuit yield different initial conditions (offsets) due to mismatch. Consequently, most commercial products use digital CDS.

The ADC pitch can be the same as the pixel pitch but making the ADC pitch twice as large can help alleviate the tight area constraints. Among the four types of layout placements shown in Fig. 3, the two-column shared ADC is operated at half the horizontal scanning time (H/2). On the other hand, if the ADCs are divided above and below the active pixel sensor (APS) and operate concurrently, the two-sided column ADC is operated at twice the horizontal scanning time (2H). Thus, the horizontal scan time can be reduced or extended depending on the ADC layout.

## B. Dynamic Range

*DR* quantifies the ability of a sensor to take images from the darkest to the brightest illumination in a scene. Typically, the random noise is minimized, and the ADC's full-scale range is designed to accommodate the maximum pixel output (set by the FWC) with some margin. For example, the ADC full-scale range may be set between 1 and 1.5 times the output range of the pixel signals. As a result, the FWC is measured whereas the SNDR of ADCs is limited by the saturation level of pixel outputs, and therefore the proposed FoM uses the imager's *DR* instead of the ADC's peak SNDR.

As detailed in Fig. 4, DR is expressed by the read noise  $(n_l)$  as the lowest signal level and the FWC as the highest signal level. In a high illumination condition, the read noise is negligible so that DR is only limited by the maximum FWC. In contrast, at dark levels, the read noise is dominated by circuit noise and quantization noise  $(n_Q)$  if AG is unity. Here, the circuit noise is categorized according to gain dependency like gain-independent noise  $(n_{C_1})$  and gain-dependent noise  $(n_{C_2})$ . In practice, it is possible to estimate the noise split between pixels and ADCs using thermal and flicker noise models of the pixels, but the noise model of pixel transistors is usually confidential.

|                                  | 1-column ADC                                                                                                                                                                                                                             | 2-column shared<br>ADC                                                                                                                                                    |
|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Column ADC<br>Floorplan          | APS  APS  APS  APS  APS  APS  APS  APS                                                                                                                                                                                                   | APS M+3 <sub>m</sub> row M+3 <sub>m</sub> row M+1 <sub>m</sub> row M <sub>1</sub> -1 <sub>m</sub> row M <sub>1</sub> -1 <sub>m</sub> row                                  |
| Normalized<br>Conversion<br>Time | Row #   Column #   M <sub>th</sub>   M+1 <sub>th</sub>   M+2 <sub>th</sub>   M+3 <sub>th</sub>   N <sub>th</sub>   A   A   A   A   A   A   N+1 <sub>th</sub>   N+2 <sub>th</sub>   N+2 <sub>th</sub>   C   C   C   C   C   C   C   C   C | Row #  Column # M <sub>th</sub> M+1 <sub>th</sub> M+2 <sub>th</sub> M+3 <sub>th</sub> N <sub>th</sub> A A A A N+1 <sub>th</sub> B B B B N+3 <sub>th</sub> H/2 H/2 H/2 H/2 |
| (a)                              |                                                                                                                                                                                                                                          |                                                                                                                                                                           |



Fig. 3. (a) One-sided and (b) two-sided column ADC layouts for imagers.



Fig. 4. Dynamic range definition with full well capacity and noise.

## C. Power Consumption and Area

Fig. 5 compares the measured power consumption of different ADC architectures in CIS over 2 Mpixel/s, based on published papers during the past decade. In Fig. 5, although SAR ADCs and the  $\Delta\Sigma$  ADC have lower power consumption, their architectures excludes PGA and CDS [7], [9]–[11], whose power consumption scales with the number of columns. Better estimates are obtained when the PGA and CDS power is added to the total power consumption.



Fig. 5. Column ADC power consumtion vs. pixel rate.

As we have already explained, the column ADC layout and its area are important because they affect the conversion time budget and power consumption. Thus, we include area in the FoM, assuming direct proportionality (like power and conversion time). To study the relationship between ADC area and pitch, we consider the data of Fig. 6. The column ADC area (red markers) includes CDS and PGA and was estimated using chip microphotographs. We see that the square of the ADC pitch could be used as a good proxy in the FoM equation, because the trends are well aligned (black vs. red markers in Fig. 6).



Fig. 6. Comparison of column ADC area for several ADC architectures.

## D. Results from the Proposed FoM Equation

Fig. 7 illustrates FoM data for various ADCs using (5). Based on the proposed FoM, the SS ADCs have the best (or lowest) FoM results and define the dotted boundary lines. The SS ADC has the advantages of small area within a column, and it overcomes the limit of conversion time by layout placement, and by having no additional PGAs. The SS ADC is especially attractive due to demanding cost reduction and development of slim sensors, which have led to 1-µm pixel pitch. Major companies like SONY [18] and Samsung Electronics [19] prefer to use SS ADCs for commercial products.

In Fig. 7, although SAR ADCs like [12] and [14] are implemented with better FoM, they are considered only as ADCs without CDS and PGA. Without PGA, the  $\Delta\Sigma$  ADC [7] could provide AG by increasing its resolution through increased sampling frequency, but this consumes additional power. For example, a 12b  $\Delta\Sigma$  ADC could be used for the design of a 10b  $\Delta\Sigma$  ADC with 4x AG. Alternatively, many two-step or hybrid ADCs have been optimized with reused architectures like [30], [37] to overcome the disadvantage of SS ADCs. However, to achieve the best FoM, the ADC design must minimize the noise and the area including CDS and PGA. Thus, forming a hybrid architecture based on the SS ADC is one solution for supporting CDS and PGA. New ADC architectures continue to be invented and may lead to improved performance trade-offs.

#### IV. CONCLUSIONS

A new ADC FoM equation was devised for comparing column ADCs for image sensors. To implement the best ADC architecture for image sensors, circuit designers must choose a suitable trade-off between power consumption, conversion time, layout placement and area, all of which are captured in the FoM. The suggested FoM not only provides guidance for the design of column ADCs, but also enumerates the competitiveness of various ADCs with respect to criteria that are important in image sensors. We plan to embed the ADC FoM within an image design assistant system (IDAS) for next-generation sensor product development.



Fig. 7. FoM plot for various ADCs.

#### ACKNOWLEDGMENT

The authors would like to thank Dr. Seunghyun Lim of Samsung Electronics for valuable discussions and paper review.

#### REFERENCES

- [1] H. Takahashi, T. Noda, T. Matsuda, T. Watanabe, M. Shinohara, T. Endo, and et al., "A 1/2.7-in 2.96Mpixel CMOS image sensor with double CDS architecture for full high-definistion camcoders," IEEE J. Solid-State Cricuits, vol. 42, no. 12, pp. 2960–2967, Dec 2007.
- [2] M. Furuta, Y. Nishikawa, T. Inoue, and S. Kawahito, "A high-speed, high-sensitivity digital CMOS image sensor with a global shutter and 12-bit column-parallel cyclic A/D converters," IEEE J. Solid-State Circuits, vol. 42, no. 4, pp. 766–774, Apr. 2007.
- [3] S. Kawahito, J. Park, K. Isobe, S. Shafie, T. Lida, and T. Mizota, "A CMOS image sensor integrating column-parallel cyclic ADCs with onchip digital error correction circuits," in Dig. ISSCC, pp. 56–595, 2008.
- [4] J. Park, S. Aoyama, T. Watanabe, K. Isobe, and S. Kawahito, "A high-speed low-noise CMOS image sensor with 13-b column-parallel single-ended cyclic ADCs," IEEE Trans. Electron Devices, vol. 56, no. 11, pp. 2414–2421, Apr. 2009.
- [5] S. Lim, J. Cheon, Y. Chae, W. Jung, D. Lee, M. Kwon, and et al., "A 240-frames/s 2.1-Mpixel CMOS image sensor with column-shared cyclic ADCs," IEEE J. Solid-State Circuits, vol. 46, no. 9, pp. 2073–2083, Sep. 2011
- [6] M. Mase, S. Kawahito, M. Sasaki, Y. Wakamori, and M. Furuta, "A wide dynamic range CMOS image sensor with multiple exposure-time signal outputs and 12-bit column-parallel cyclic A/D converters," IEEE J. Solid-State Circuits, vol. 40, no. 12, pp. 2787–2795, Apr. 2005.
- [7] Y. Chae, J. Cheon, S. Lim, M. Kwon, K. Yoo, W. Jung, and et al., "A 2.1 M pixels, 120 frame/s CMOS image sensor with column-parallel ΔΣ ADC architecture," IEEE J. Solid-State Circuits, vol. 46, no. 1, pp. 236–247, Jan. 2011.
- [8] Y. Oike and A. E. Gamal, "CMOS image sensor with per-column ΔΣ ADC and programmable compressed sensing," IEEE J. Solid-State Circuits, vol. 48, no. 1, pp. 318–328, Jan. 2013.
- [9] S. Matsuo, T. Bales, M. Shoda, S. Osawa, B. Almond, Y. Mo, and et al., "A very low column FPN and row temporal noise 8.9 M-pixel, 60 fps CMOS image sensor with 14bit column parallel SA-ADC," in Proc. Symp. VLSI Circuits, pp.138–139, 2008.
- [10] M. Shin, J. Kim, M. Kim, Y. Jo, and O. Kwon, "1.92-Megapixel CMOS image sensor with column-parallel low-power and area-efficient SA-ADC," IEEE Trans. Electron Devices, vol. 59, no. 6, pp. 1693–1700, Jun. 2012.

- [11] R. Xu, W. Ng, J. Yuan, S. Yin, and S. Wei, "A 1/2.5 inch VGA 400 fps CMOS image sensor with high sensitivity for machine vision," IEEE J. Solid-State Circuits, vol. 49, no. 10, pp. 2342–2351, Oct. 2014.
- [12] D. G. Chen, F. Tang, M. Law, X. Zhong, and A. Bermak., "A 64 fJ/step 9-bit SAR ADC array with forward error correction and mixed-signal CDS for CMOS image sensors," IEEE Trans. Circuits Syst. I:Reg. Papers, vol. 61, no. 11, pp. 3085–3093, Nov. 2014.
- [13] R. Funatsu, S. Huang, T. Yamashita, K. Stevulak, J. Rysinski, D. Estrada, and et al., "133Mpixel 60fps CMOS image sensor with 32-column shared high-speed column-parallel SAR ADCs," in Dig. ISSCC, pp. 1–3, 2015.
- [14] C. S. Bamji, P. O'connor, T. Elkhatib, S. Mehta, B. Thompson, L. A. Prather, and et al., "A 0.13  $\mu$ m CMOS system-on-chip for a 512 × 424 time-of-flight image sensor with multi-frequency photo-demodulation up to 130MHz and 2GS/s ADC," IEEE J. Solid-State Circuits, vol. 50, no. 1, pp. 303–319, Jan. 2015.
- [15] H. Kim, S. Hwang, J. Kwon, D. Jin, B. Choi, S. Lee, and et al., "Delta readout scheme for image-dependent power savings in CMOS image sensors with multi-column-parallel SA ADCs," in Proc. ASSCC, pp.1–4, 2015.
- [16] S. Yoshihara, M. Kikuchi, Y. Ito, Y. Inada, S. Kuramochi, H. Wakabayashi, and et al., "A 1/1.8-inch 6.4Mpixel 60 frames/s CMOS image sensor with seamless mode change," in Dig. ISSCC, pp. 1984–1993, 2006.
- [17] Y. Nitta, Y. Muramatsu, K. Amano, T. Toyama, J. Yamamoto, K. Mishina, and et al., "High-speed digital double sampling with analog CDS on column parallel ADC architecture for low-noise active pixel sensor," in Dig. ISSCC, pp. 2024–2031, 2006.
- [18] H. Wakabayashi, K. Yamaguchi, M. Okano, S. Kuramochi, O. Kumagai, S. Sakane, and et al., "A 1/2.3-inch 10.3Mpixel 50frame/s backilluminated CMOS image sensor," in Dig. ISSCC, pp. 410–411, 2010.
- [19] Y. Lim, K. Koh, K. Kim, H. Yang, J. Kim, Y. Jeong, and et al., "A 1.1e-temporal noise 1/3.2-inch 8Mpixel CMOS image sensor using pseudo-multiple sampling," in Dig. ISSCC, pp. 396–397, 2010.
- [20] T. Toyama, K. Mishina, H. Tsuchiya, T. Ichikawa, H. Iwaki, Y. Gendai, and et al., "A 17.7Mpixel 120fps CMOS image sensor with 34.8Gb/s readout," in Dig. ISSCC, pp. 420–422, 2011.
- [21] S. Lee, K. Lee, J. Park, H. Jan, Y. Park, T. Jung, and et al., "A 1/2.33-inch 14.6M 1.4µm-pixel backside-illuminated CMOS image sensor with floating diffusion boosting," in Dig. ISSCC, pp. 416–418, 2011.
- [22] S. Yeh, C. Hsieh, C. Cheng, and C. Liu, "A novel single slope ADC design for wide dynamic range CMOS image sensors," in Proc. Sensors, pp. 889–892, 2011.
- [23] S. Yeh and C. Hsieh, "Novel single-slope ADC design for full well capacity expansion of CMOS image sensor," IEEE J. Sensors, vol. 13, no. 3, pp. 1012–1017, Mar. 2013.
- [24] Y. Chen, Y. Xu, Y. Chae, A. Mierop, X. Wang, and A. Theuwissen, "A 0.7e<sup>\*</sup><sub>rms</sub>-temporal-readout-noise CMOS image sensor for low-light-level imaging," in Dig. ISSCC, pp. 384–386, 2012.
- [25] S. Okura, O. Nishikido, Y. Sadanaga, Y. Kosaka, N. Araki, K. Ueda, and et al., "A 3.7M-pixel 1300-fps CMOS image sensor with 5.0G-pixel/s high-speed readout circuit," IEEE J. Solid-State Circuits, vol. 50, no. 4, pp. 1016–1024, Apr. 2015.

- [26] H. Totsuka, T. Tsuboi, T. Muto, D. Yoshida, Y. Matsuno, M. Ohmura, and et al., "An APS-H-size 250Mpixel CMOS image sensor using column single-slope ADCs with dual-gain amplifiers," in Dig. ISSCC, pp. 116– 117, 2016.
- [27] K. Shiraishi, Y. Shinozuka, T. Yamashita, K. Sugiura, N. Watanabe, R. Okamoto, and et al., "A 1.2e" temporal noise 3D-stacked CMOS image sensor with comparator-based multiple-sampling PGA," in Dig. ISSCC, pp. 122–123, 2016.
- [28] J. Deguchi, F. Tachibana, M. Morimoto, M. Chiba, T. Miyaba, H. Tanaka, and et al., "A 187µV read noise 51mW 1.4Mpixel CMOS image sensor with PMOSCAP column CDS and 10b self differential offset cancelled pipeline SA ADC," in Dig. ISSCC, pp. 494–495, 2013.
- [29] F. Tang, D. G. Chen, B. Wang, and A. Bermak, "Low-power CMOS image sensor based on column-parallel single-slope/SAR quantization scheme," IEEE Trans. Electron Devices, vol. 60, no. 8, pp. 2561–2566, Aug. 2013.
- [30] J. Kim, S. Hong, and O. Kwon, "A low-power CMOS image sensor with area-efficient 14-bit two-step SA ADCs using pseudomultiple sampling method," IEEE Trans. Circuits Syst. II: Express Briefs, vol. 62, no. 5, pp. 451–455, Nov. 2015.
- [31] S. Lim, J. Lee, D. Kim, and G. Han, "A High-speed CMOS image sensor with column-parallel two-step single-slope ADCs," IEEE Trans. Electron Devices, vol. 56, no. 3, pp. 393–398, Mar. 2009.
- [32] T. Takahashi, H. Ui, N. Takatori, S. Sanada, T. Hamamoto, H. Nakayama, and et al., "A digital CDS scheme on fully column-inline TDC architecture for an APS-C format CMOS image sensor," in Proc. Symp. VLSI Circuits, pp.90–91, 2011.
- [33] W. Lim, J. Hwang, D. Kim, S. Jeon, S. Son, and M. Song, "A low noise CMOS image sensor with a 14-bit two-step single-slope ADC and a column self-calibration technique," in Proc. ICECS, pp.48–51, 2014.
- [34] J. Lee, H. Park, B. Song, K. Kim, J. Eom, K. Kim, and et al., "High framerate VGA CMOS image sensor using non-memory capacitor two-step single-slope ADCs," IEEE Trans. Circuits Syst. I:Reg. Papers, vol. 62, no. 9, pp. 2147–2155, Sep. 2015.
- [35] M. Seo, S. Suh, T. Lida, T. Takasawa, K. Isobe, T. Watanabe, and et al., "A low-noise high intrascene dynamic range CMOS image sensor with a 13 to 19b variable-resolution column-parallel folding-integration/cyclic ADC," IEEE J. Solid-State Circuits, vol. 47, no. 1, pp. 272–2283, Jan. 2012.
- [36] M. Seo, T. Sawamoto, T. Akahori, T. Lida, T. Takasawa, K. Yasutomi, and et al., "A low noise wide dynamic range CMOS image sensor with low-noise transistors and 17b column-parallel ADCs," IEEE J. Sensors, vol. 13, no. 8, pp. 2922–2929, Aug. 2013.
- [37] J. Kim, W. Jung, S. Lim, Y. Park, W. Choi, Y. Kim, and et al., "A 14b extended counting ADC implemented in a 24Mpixel APS-C CMOS image sensor," in Dig. ISSCC, pp. 390–392, 2012.
- [38] T. Arai, T. Yasue, K. Kitamura, H. Shimamoto, T. Kosugi, S. Jun, and et al., "A 1.1μm 33Mpixel 240fps 3D-stacked CMOS image sensor with 3-stage cyclic-based analog-to-digital conveters," in Dig. ISSCC, pp. 126–128, 2016.
- [39] J. A. Leñero-Bardallo, J. Fernández-Berni, and Á. Rodríguez-Vázquez, "Review of ADCs for imaging," in Proc. Image Sensors and Imaging Systems, vol 9022, pp 1–6, Mar. 2014.