























# **ALTIROC2**

Maxime Morenas/OMEGA on behalf of ATLAS HGTD collaboration

TWEPP22, September 2022

Performance of an LGAD readout ASIC for ATLAS HGTD picosecond MIP timing detector



## **High Granularity Timing Detector in HL-LHC**





#### **ASIC'S REQUIREMENTS**

225 channels

Minimum charge : 2 fC

**Charge dynamic**: up to 100 fC

Noise :  $< 0.5 \text{ fC or } 3 \text{ ke}^-$ 

Cross-talk : < 2 %

Timing precision: 35 ps for 10 fC

(per hit) 70 ps for 4 fC

#### **Calibration LGAD-like injection:**

Range : 0 – 100 fC

Rise time : 0.5-1.5 ns

Luminosity: Number of hits per

bunch crossing for 2 time windows



<u>Talk on the long Flexible Printed Circuits</u>
<u>from Marisol Robles Manzano on Thursday, 9h20</u>

#### TOA TDC

Resolution : 20 ps Measurement window : 2.5 ns Conversion time : < 25 ns

#### TOT TDC

Resolution : 120 ps Dynamic range : 20 ns Conversion time : < 25 ns

#### Radiation tolerance

 $\begin{array}{lll} \textbf{TID} & : 2 \text{ MGy} & \text{w/SF=2,25} \\ \textbf{NIEL} & : 2.5 \ 10^{15} \ n_{eq}/\text{cm}^2 & \text{w/SF=1.5} \\ \textbf{SEE} & : 10^{15} \ n_{eq}/\text{cm}^2 & \text{w/SF=1.5} \\ \end{array}$ 

**SEU rate**: < 5 % per hour

#### ASIC power dissipation < 1.2 W

#### Per channel:

Analog very front-end : < 2 mW TDC : 0,5 mW at 10 % occupancy

Digital: < 2 mW

### **ALTIROC's architecture**



Analog front-end pixel

phase shifter

Periphery

Matrix



Digital part of the pixel

**End Of Column** Luminosity process unit 320 Mbit/s fast commands decoder **Trigger Processing unit** Hit data transmission up to 1,28 Gbps Slow Control

calibration pulser

## Pixel analog front-end





#### **ALTIROC2's pixel** integrates :

- A voltage (VPA) or trans-impedance (TZ) **1 GHz preamplifier** followed by a high-speed **discriminator**:
  - Time walk correction made with a Time over Threshold (TOT) architecture
  - Main challenge = small jitter (low noise/capacitance) down to 4 fC

$$\sigma_{jitter} = \frac{N}{dV/dt} = \frac{\mathbf{e_n} C_d}{O_{in}} \sqrt{t_d}$$

C<sub>d</sub>: sensor cap (~4 pF)  $\sigma_{jitter} = \frac{N}{dV/dt} = \frac{e_n C_d}{Q_{in}} \sqrt{t_d}$  t<sub>d</sub>: LGAD drift time, 600 ps Q<sub>in</sub>: MIP charge (10 fC at start, 4 fC at end) e<sub>n</sub>: noise spectral density of input trans.

- **Two TDC** (Time to Digital Converter) to provide Time of Arrival (TOA) + Time Over Threshold (TOT) measurement
  - TOA TDC: bin of 20 ps (7 bits), range of 2.5 ns, to be centered on the bunch crossing
  - TOT TDC: bin of 120 ps (8 bits), range of 20 ns

## Pixel digital back-end





#### Hit buffer: SRAM 1536 x 19 bit

- Circular buffer to store timing data for each bunch-crossing, until a L1 trigger arrives
- Data = TOT and TOA bits, only in case of hit to save power; with zero suppress.
- Depth of about 38 μs

#### Trigger Hit Selector:

- Each received trigger associated to a trigger tag
- If data stored in Hit buffer related to received trigger, TOA/TOT data + trig tag stored into Matched Hit Buffer

### Matched Hit Buffer: 32 positions FIFO

- Control Unit: looks for data related to a trigger event when requested by the End Of Column
- Matched flag handled through a priority OR chain. Pixel at the top of the column with highest priority
- Synchronous readout at 40 MHz

### **Testbench for ALTIROC2**



- Setup = ASIC board (ASIC alone or bump bonded onto sensor) + interface board + FPGA board
- Front-end calibration: charge injection (0 up to 50 fC) using ASIC internal calibration pulser, controlled by the FPGA, synchronous to 40 MHz clock, ASIC alone: Cd=3,5 pF can be set by SC to mimic sensor capacitor

**TOA/TOT TDC calibration**: ASIC periphery generates a trigger with tunable width and delay thanks to the phase shifted 640 MHz clock from the PLL + Random Phase Generator for DNL



## What is the minimum detectable charge? (Median at 50%)





## **Sensor effect on noise**



### One channel



Noise on analog gnd amplified x1 "common mode"

ASIC alone = favourable situation



Digital noise injected on the preamplifier ground gets amplified only when the impedance between the detector capacitance and the non-inverting preamplifier input is not zero: when the sensor is connected!

SENSOR (Cd)

AP

## Fighting against digital activity





Digital clock couples on preamplifier gnd input: induces a noise ripple ~ 3 fC = our limit!



⇒ Signal amplitude seen by the discriminator reduces : "hidden" inside the noise ripple!

## Correcting time-of-arrival timewalk with time-over-threshold



### ASIC+HPK LGAD biased at -80V (B16) All TZ ON



- Time-walk = convolution of the preamplifier rise time (300 ps) with LGAD rise time (600 ps)
- Skew between bottom and top of the column pixel: due to clock tree distribution

Offline time-walk correction using TOT

## Comparing measured time-of-arrival jitter with simulation





## Is the internal detector capacitance equivalent to an LGAD's?





Pulse reconstruction of a voltage preamplifier, between ASIC alone and ASIC + sensor :

Showing same amplitude & falling edge decay time  $\rightarrow$  the internal LGAD-like capacitance corresponds to 3.5 pF. Showing slightly slowly rising time  $\rightarrow$  partially explains worst jitter with sensor.

## Jitter depends on the charge, but also on the discriminator thres.





Threshold trade-off to maximise pulse slope (dV/dt), thus minimize jitter.

## Jitter stability under TID irradiation



### ASIC alone (B7) Pixels ON: Col 7 (VPA) or 8 (TZ)





TID: 220 Mrad

Dose rate: 3 Mrad/h

Temperature : 22°C

All DC values and TDC bin remain constant along irradiation.

### **Conclusions**

**O**mega

ALTIROC2 : first 225 channels full matrix LGAD readout chip with 1 GHz preamplifier with 4 pF detector capacitance : new territory in HEP!

### Analog performance demonstrated with ALTIROC2 are encouraging!

- Very useful to understand system issues with sensor :
- First assembled module has given similar performances than full ASIC testboard
- Jitter (ASIC+sensor) ~ 25 ps at 10 fC with calibration pulse
- Vth (ASIC+sensor) can be set at ~4 fC
- Testbeam results to come to confirm performances on testbench
- Poster from Huang Xing presenting phase shifter measurements

### 

- Leveraging on bunch crossing synchronicity, using highly skewed digital logic to reduce couplings on analog
- Analog performances relies on floorplan (power distribution, grounding, IR drops, deepNwell) to minimize coupling between analog and digital power domains.
- Fully triplicated digital logic for SEE hardness







## **TOA TDC Architecture : Vernier Delay Line**





Differential shunt capacitor voltage-controlled delay cells

- **START** pulse comes first and initializes the TDC operation. **STOP** pulse follows the **START** with a delay that represents the time interval to be digitalized.
- At each tap of the Delay Line, **STOP** signal catches up to the **START** signal by the difference of the propagation delays of cells in Slow and Fast branches: i.e. **140ps 120ps = 20ps** (**LSB**).
- The number of cells necessary for STOP signal to surpass the START signal represents the result of TDC conversion.
- Cycling configuration used in order to reduce the total number of Delay Cells.
- TDC range is equal to 128 \* 20 ps = 2.56 ns