## Digital Engineering Project Task 1

Y3890959 Y3878784

28th February 2023

## Task 1: Clock management through enable signals

## 1 - FSM Description



Figure 1: FSM state graph

Abbreviations: DISP\_CNT - the counter that adds a delay to the LED display output. BSEL\_CNT - the counter that increments for BSEL (byte select) so the correct byte can be displayed.

The FSM starts at IDLE state, where 'EN\_SOURCE' is low, all internal counters (BSEL and DISP) are reset and the LED array is off. When the 'en' pushbutton is toggled, the DISP state is entered. Entering this state after IDLE, the counters will be at 0, therefore 'EN\_SOURCE' will be set high, then low as soon as either of the counters start incrementing. This will trigger 'DATA\_SOURCE' to compute the next value which will be displayed. The DISP counter will start incrementing to add a delay for the LED display, once the counter reaches a maximum and the BSEL counter hasn't yet reached a maximum, the BSEL state will be set. Otherwise, the FSM goes back to the IDLE state as all bytes have been displayed with the delay. In the BSEL state, the DISP counter is reset and disabled, and the BSEL counter is enabled for an increment. Going back to DISP state will reset the BSEL counter.

| STATE | $  STATE   EN_{-}SOURCE  $ | $DISP\_CNT\_EN$ | $DISP\_CNT\_EN \mid DISP\_CNT\_RST \mid BSEL\_CNT\_EN \mid BSEL\_CNT\_RST \mid LED\_DISPLAY$ | $BSEL\_CNT\_EN$ | $BSEL\_CNT\_RST$ | $LED\_DISPLAY$         |
|-------|----------------------------|-----------------|----------------------------------------------------------------------------------------------|-----------------|------------------|------------------------|
| IDLE  | 0                          | 0               | 1                                                                                            | 0               | 1                | 00000000               |
|       | 1hon DICD CNT OITH         |                 |                                                                                              |                 |                  | SOURCE_DATA[7:0]       |
|       | I WHEN DIST CONT. OUT      |                 |                                                                                              |                 |                  | when DISP_CNT_OUT is 0 |
| DISP  |                            | 1               | 0                                                                                            | 0               | 0                | SOURCE_DATA[15:8]      |
|       |                            |                 |                                                                                              |                 |                  | when DISP_CNT_OUT is 1 |
|       |                            |                 |                                                                                              |                 | •                | SOURCE_DATA[23:16]     |
|       | 0 otherwise                |                 |                                                                                              |                 |                  | when DISP_CNT_OUT is 2 |
|       |                            |                 |                                                                                              |                 | •                | SOURCE_DATA[31:24]     |
|       |                            |                 |                                                                                              |                 |                  | when DISP_CNT_OUT is 3 |
| BSEL  | 0                          | 0               | 1                                                                                            | 1               | 0                | 00000000               |

Table 1: FSM table of outputs

## 2 - VHDL Code for 'STUDENT\_AREA'

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.NUMERIC_STD.ALL;
use work.DigEng.all;
-- This is where your work goes. Of course, you will have to put
-- your own comments in, to describe your work.
entity STUDENT_AREA is
    Generic (
        disp_delay : natural := 100000000;
        total_bytes : natural := 4
   );
   Port ( CLK_100MHZ : in STD_LOGIC;
           -- Debounced button inputs (4=U, 3=C, 2=R, 1=L, 0=D)
           USER_PB : in STD_LOGIC_VECTOR (4 downto 0);
           -- Board switches (not debounced)
           SWITCHES : in STD_LOGIC_VECTOR (7 downto 0);
                          -- Board LEDs
           LED_DISPLAY : out STD_LOGIC_VECTOR (7 downto 0);
                          -- Control signals for the data source
           RST_SOURCE : out STD_LOGIC;
           EN_SOURCE : out STD_LOGIC;
           SOURCE_DATA : in STD_LOGIC_VECTOR (31 downto 0)
                          );
end STUDENT_AREA;
architecture Behavioral of STUDENT_AREA is
signal EN, RST, CLK : STD_LOGIC;
type state_type is (IDLE, DISP, BSEL); -- The FSM states
signal state, next_state: state_type;
                                       -- The states as signals
-- Internal signals for the counters enable and resets
signal DISP_CNT_OUT : UNSIGNED (log2(disp_delay)-1 downto 0);
signal BSEL_CNT_OUT : UNSIGNED (log2(total_bytes)-1 downto 0);
signal DISP_CNT_EN, BSEL_CNT_EN, DISP_CNT_RST, BSEL_CNT_RST : STD_LOGIC;
begin
RST <= USER_PB(1);</pre>
EN <= USER_PB(3);
CLK <= CLK_100MHZ;
RST_SOURCE <= RST;</pre>
-- Sets the state as IDLE (reset state) when the reset input is set high.
-- At each clock cycle if the reset isn't high, the state is set to the next
-- state.
state_assignment : process (clk) is
begin
    if rising_edge(clk) then
        if (rst = '1') then
            state <= IDLE;</pre>
        else
            state <= next_state;</pre>
        end if;
   end if;
end process state_assignment;
```

```
-- Port map for the display delay counter
DISP_CNT: entity work.parameterizable_counter
GENERIC MAP (LIMIT => disp_delay)
PORT MAP(
        clk => clk,
        rst => DISP_CNT_RST,
        enable => DISP_CNT_EN,
        count_out => DISP_CNT_OUT
);
-- Port map for the byte select counter
BSEL_CNT: entity work.parameterizable_counter
GENERIC MAP (LIMIT => total_bytes)
PORT MAP(
        clk => clk,
        rst => BSEL_CNT_RST,
        enable => BSEL_CNT_EN,
        count_out => BSEL_CNT_OUT
);
fsm_process : process (state, en, DISP_CNT_OUT, BSEL_CNT_OUT)
begin
   case state is
        when IDLE =>
            if en = '1' then
                next_state <= DISP;</pre>
            end if:
        when DISP =>
            -- When all of the bytes has been displayed and the delay has been completed,
            -- we can go back to the IDLE state to wait for the next enable signal.
            if (DISP_CNT_OUT = disp_delay-1 and BSEL_CNT_OUT = total_bytes - 1) then
                next_state <= IDLE;</pre>
            -- If the display delay has completed but there are still more bytes to be
            -- displayed, the next state can be set to BSEL (byte select), where the
            -- BSEL counter is incremented.
            elsif (DISP_CNT_OUT = disp_delay-1 and BSEL_CNT_OUT < total_bytes - 1) then
                next_state <= BSEL;</pre>
            end if;
        when BSEL =>
            -- Once the BSEL counter is incremented once, we can go back to the DISP state
            -- so the next byte can be displayed.
            next_state <= DISP;</pre>
    end case;
end process fsm_process;
-- We want the display delay counter to be reset only when the state turns IDLE or BSEL
DISP_CNT_RST <= '1' when state = IDLE or state = BSEL else
                '0';
-- The byte select counter needs to be reset only at IDLE state.
BSEL_CNT_RST <= '1' when state = IDLE else</pre>
                101:
-- The display delay counter needs to be enabled at the DISP state so the logic can hold
-- the LED display so it's visible to the user.
DISP_CNT_EN <= '1' when state = DISP else
               '0';
-- The byte select counter needs to be enabled only at the BSEL state so the counter can
-- increment so that the DISP state logic can use the counter value as an index for which
-- byte to display.
BSEL_CNT_EN <= '1' when state = BSEL else
               '0';
```