## Digital Engineering Project Task 1

Y3890959 Y3878784

28th February 2023

Project Task 1 Y3890959, Y3878784

## Task 1: Clock management through enable signals

## 1 - FSM Description



Figure 1: FSM state graph

The FSM starts in the IDLE state, when the user presses the enable 'en' pushbutton, the state goes to DISP. As soon as the DISP state is reached, and the DISP\_CNT for the LED delay and BSEL\_CNT byte index counter are reset to 0, 'EN\_SOURCE' goes high computing the next value in the sequence. Once the display delay has reached its max value and there are still more bytes to display, the BSEL state is selected, otherwise, once the delay is complete and all bytes have been displayed, the logic goes back to the IDLE state. In the BSEL state, the BSEL counter is incremented.

Digital Engineering 1

Project Task 1 Y3890959, Y3878784

| STATE | $ STATE  EN\_SOURCE $ | $DISP\_CNT\_EN$ | $DISP\_CNT\_EN \mid DISP\_CNT\_RST \mid BSEL\_CNT\_EN \mid BSEL\_CNT\_RST \mid LED\_DISPLAY$ | $BSEL\_CNT\_EN$ | $BSEL\_CNT\_RST$ | $LED\_DISPLAY$                              |
|-------|-----------------------|-----------------|----------------------------------------------------------------------------------------------|-----------------|------------------|---------------------------------------------|
| IDLE  | 0                     | 0               | 1                                                                                            | 0               | 1                | 00000000                                    |
|       | 1 when DISP_CNT_OUT   |                 |                                                                                              |                 |                  | SOURCE_DATA[7:0]<br>when DISPL_CNT_OUT is 0 |
| DISP  |                       | 1               | 0                                                                                            | 0               | 0                | SOURCE_DATA[15:8]                           |
|       |                       |                 |                                                                                              |                 |                  | when DISPL_CNT_OUT is 1                     |
|       |                       |                 |                                                                                              |                 |                  | SOURCE_DATA[23:16]                          |
|       | 0 otherwise           |                 |                                                                                              |                 |                  | when DISPL_CNT_OUT is 2                     |
|       |                       |                 |                                                                                              |                 |                  | SOURCE_DATA[31:24]                          |
|       |                       |                 |                                                                                              |                 |                  | when DISPL_CNT_OUT is 3                     |
| BSEL  | 0                     | 0               | 1                                                                                            | 1               | 0                | 00000000                                    |

Table 1: FSM table of outputs

Digital Engineering 2