## CG225-Assignment

classmate

Name: Siddharth Sanskritagan Roll No.: 1901CS75

4 - bit ALU Design:

[Q2] \* Block level Architecture:







XOR (4 bits): same as above circuit with 2 bit AND gates (all 4) replaced by 21st XOR gates. 4 bit comparator: 1 0 ayb (Y) Of-(0) a < b ( > 3) 1 6th conversions Y, Y2, Y3 are I respectively when a>6, for the above 5 blocks / components few sub circuits | sub blocks also used vi) FA (full adder): Cin 0 Sum = a D b @ Cin Cout = ab+bc+ca (1) Cout



\* [4] Truth table:

| ı |    |    |    |                           |
|---|----|----|----|---------------------------|
|   | 52 | 5, | 50 | Function                  |
|   |    |    |    |                           |
|   | 0  | 0  | 0  | A + B                     |
|   | 0  | 0  | 1  | A-B                       |
|   | Ø  | 1  | O  | A NB / AB                 |
|   | 0  | 1  | 1  | AUB /A+B                  |
|   | 1  | 0  | 0  | ABB / AAB                 |
|   | 1  | 0  | ١  | A if A > B and B° & B > A |
| 1 | 1  | 1  | 0  | A d A < B and B y BCA     |
|   |    | 1  | 1  | Aor B if A = B            |
|   |    | 1  |    |                           |

- END OF ASSIGNMEN -

Name: Siddharth Sanskritayan

Roll No. : - 1901C575