

# **THUMB**



#### **THUMB Instruction Set**

- Key to reducing cost and increasing functionality
  - Put more code into fixed amount of memory
  - Put existing application into less memory
- Component cost lower if possible to execute same instruction on 16-bit memory
- However, ARM uses 32 bit instruction, so need 2 fetches to a 16-bit memory → reduce performance
- So it would incur less cost if 16-bit instruction is used
- Conversely, if instruction is 16-bit and memory is 32-bit wide will also uses less memory and save cost by reducing number of components together with less power
- This 16-bit instruction set is called THUMB

### Solutions To Code-size Problem

- Hand code in assembler
- Improve the compiler
- Use compressed code (require additional system sources)
- ARM THUMB is a recoded subset of ARM instructions
- Implements 16-bit instruction on 32-bit architecture
- Keep 32-bit performance and address space
- A 30% code density improvement

## Why THUMB?

- The biggest reason to look for an ARM processor with the THUMB instruction set is if you need to reduce code density
- In addition to reducing the total amount of memory required, you may also be able to narrow the data bus to just 16 bits
- With the narrower bus, it will take two bus cycles to fetch a single 32-bit instruction; but you'll only pay that penalty in the parts of your code that can't be implemented with the THUMB instructions
- And you'll still have the benefits of a powerful 32-bit RISC processor

### **THUMB** introduction (1)

- The 16-bit THUMB instructions is a compact shorthand for a subset of the 32-bit instructions of the standard ARM
- Every THUMB instruction could be executed via the equivalent 32-bit ARM instruction
- However, not all ARM instructions are available in the THUMB subset; for example, there's no way to access status or coprocessor registers
- Also, some functions that can be accomplished in a single ARM instruction can only be simulated with a sequence of THUMB instructions

### **THUMB Introduction (2)**

- ARM contains only one instruction set: the 32-bit set
- In THUMB state, the processor simply expands the smaller shorthand instructions fetched from memory into their 32-bit equivalents
- Difference between two equivalent instructions lies in how the instructions are fetched and interpreted prior to execution, not in how they function
- Since the expansion from 16-bit to 32-bit instruction is accomplished via dedicated hardware within the chip, it doesn't slow execution even a bit
- But the narrower 16-bit instructions do offer memory advantages

### **THUMB Introduction (3)**

- THUMB instruction set do provide most of the functionality required in a typical application
- Arithmetic and logical operations, load/store data movements, and conditional and unconditional branches are supported
- Any code written in C could be executed successfully in THUMB state
- However, device drivers and exception handlers must often be written at least partly in ARM state.





ARM



# Register Sets

When operating in the 16-bit THUMB state, the application encounters a slightly different set of registers





Thumb

## **THUMB Register Usage**

- In ARM, 17 registers are visible in user mode with one additional register, SPSR for exception mode only
- In THUMB
  - r0-r7: fully accessible
  - r8-r12: only accessible with MOV, ADD, CMP
  - r13, r14, r15: limited accessibility
  - cpsr/spsr: no direct access
  - (must switch to ARM to access)

# **Entering THUMB State (1)**

- The usual method is via the Branch and Exchange (BX) instruction
  - BX rd ;(rd contains target address)
- Since all instructions will align themselves on either a 32- or 16-bit boundary, the LSB of the target address is always "0"
- Hence LSB of rd is ignored in determining the target address (assume to be = "0")
- Therefore this LSB in rd is free to be used for another purpose: to switch to THUMB state
  - if LSB = 1 when branching from ARM state, the processor switches to THUMB state before it begins executing from the new address
  - if LSB = 0 when branching from THUMB state, will switch back to ARM state

# **Entering THUMB State (2)**



## **Entering THUMB State (3)**

- When an exception occurs, the processor automatically begins executing in ARM state at the address of the exception vector
- So another way to change state is to place your
   32-bit code in an exception handler
- If the CPU is running in THUMB state when that exception occurs, you can count on it being in ARM state within the handler
- If desired, you can have the exception handler put the CPU into THUMB state via a branch

### **CODE32 And CODE16 Directives**

- These directives instruct the assembler to assemble subsequent instructions as ARM (CODE32) or THUMB (CODE16) instructions
- They do not switch the processor state at runtime
- You may have to insert instructions to switch state

### Recollection of CPSR

- The CPSR register holds the processor mode (user or exception flag), interrupt mask bits, condition codes, and THUMB status bit
- The THUMB status bit (T) indicates the processor's current state: 0
  for ARM state (default) or 1 for THUMB
- Although bits in the CPSR may be modified in software, it's dangerous to write to T directly which can produce unpredictable results



EE3002: Microprocessors

### **THUMB Instructions**

- Size of ARM instruction can be reduced by examining the operands and bit fields
- Consider an ADD instruction, ADD r2, r2, #1 could be compressed easily
  - Destination = source → so can encode in same field
  - Encode #1 using 8 bits
  - Other restrictions, such as 3 bits for register r0-r7
  - Different instructions for higher registers r8 ...

### **Further Restriction To ARM**

- In addition to restricting the operands, other bits need to be taken into account as well such as the S bit and the conditional bits
- Conditional execution in instruction is removed
- However, branches can still be executed conditionally
- No inline barrel shifter option
- Individual instruction for shift and rotate is included

| 31 2 | 8 27 | 26 | 25 | 24 21  | 20 | 19 16 | 15 12 | 11 0            |
|------|------|----|----|--------|----|-------|-------|-----------------|
| cond | 0    | 0  | 1  | opcode | S  | Rn    | Rd    | Shifter_operand |

EE3002: Microprocessors

#### 1. Data Processing instructions

- THUMB instructions a subset of ARM instructions
- Separate shift instructions (eg., LSL, ASR, LSR, ROR)
- Many instructions only takes 2 operands (eg., ADD Rd, Rs)
- All instructions are unconditionally executed
- Condition code flags always updated when low registers are used (r0-r7)
- Most instructions only act on low registers with some exceptions such as CMP, MOV, and some variants of ADD and SUB
- A smaller range of constants

#### 2. SWI

The SWI number is limited to 8 instead of 24

- 3. There are no MSR or MRS instructions
- for cpsr/spsr
- 4. There are no coprocessor instructions
- 5. Branching ranges are shortened
- B<cond> label has a range of ±256 bytes
- B label has a range of ±2 KB
- BL label has a range of ±4 MB
- BX <Rd> is an absolute branch with optional state change

- Single register load/store instructions are more restrictive
- LDR | STR < Rd>, [<Rn>, < offset>] is the only addressing mode allowed
- Two pre-indexed addressing modes are available
  - Base register + offset register
  - Base register + 5-bit offset
- Word, halfword and byte variants exist

- 7. Load/store multiple instructions differ with 2 additional stack instructions
- LDMIA | STMIA <Rb>, <low reg list> can be used with low registers
- The stack operated by the PUSH and POP instructions is a Full Descending stack (FD)
  - PUSH {low-reg-list, Ir} can be used to store registers and the link register on the stack
  - POP {low-reg-list, pc} can be used to load registers and the program counter from the stack

### Implementation and Use

- Not a major concern for the programmers as the compiler do most of the work
- However good to understand some of the architectural modification
- The only part affected is the decode stage
- THUMB instruction expands to ARM instruction (decompression) via PLA
- No penalty incurred in decompression

# **Review - ARM Core and Pipeline**



### **Processor Hardware**



### **Example 1: Convert ARM To THUMB**

- Give the mnemonic for a THUMB instruction that is equivalent to the ARM instruction
- SUB r3, r2, r1, LSL #2

#### **Answer**

- LSL r1, #2
- SUB r2, r1
- MOV r3, r2

### A better answer

- MOV r0, r1 ;copy r1 to r0
- LSL r0, #2
- SUB r3, r2, r0
- ;Note: no change to r1, r2

### Demo 1a: ARM Code





Note: code size = 16 bytes (ARM codes, 4\*4 = 16)

#### Demo 1b: THUMB Code





Total code size = 8(arm) + 12(thumb) + 4(literal) = 24 bytes

# Demo 1b: THUMB Code (Check T Bit For Arm State)



EE3002: Microprocessors

# Demo 1b: THUMB Code (Check T Bit For Thumb State)



**EE3UUZ: IVIICROPROCESSORS** 

P13.29

### Switching Between THUMB And ARM

- Bulk of C\C++ instructions are compiled to THUMB instructions for performance and code density
- However, at times it might be necessary to switch to ARM instructions
- Examples
  - Speed-critical parts of an application, compression algorithms
  - Certain operations cannot be done in THUMB, enable/disable interrupt
  - Some standalone programs
  - Hence a need to switch between the two states

# Switching Between THUMB And ARM

- Use BX Rn instruction
- To compute target address
  - Register Rn contains the target address
  - Target address ignores what is the LSB (bit 0<sup>th</sup>) value, always assume = "0"
- To switch state, look at the LSB of register Rn
  - If LSB is "0", the state is switch to ARM
  - If LSB is "1", the state is switch to THUMB

# **Example 2: Branch from ARM to THUMB and** back to ARM

AREA arm2thumb, CODE, READONLY

**ENTRY** 

main

BX r0

CODE16

LDR r0, =thumbProg + 1 ;+1 to set thumb mode

;branch to thumbProg

;following are THUMB code

thumbProg

MOV r2, #20

MOV r3, #30

ADD r2, r3

LDR r0, =armProg

BX r0 ;LSB of addr of instr = 0, ARM state

set to ARM state

# **Example 2: Continue**

CODE32 ; following are ARM code

armProg

MOV r4, #40

MOV r5, #50

ADD r5, r5, r4

stop

B stop

**END** 

### **Demo:** ARM → THUMB → ARM



## Demo 2: ARM To THUMB (Starts In Arm State)



### Demo 2: ARM To THUMB (Thumb State)



EE3002: Microprocessors

P13.36

## Demo 2: ARM to THUMB (arm state again)



# Jump To THUMB Subroutine And Return From It

- Need to insert codes called veneer
  - 1. Call veneer and switch to THUMB state
  - 2. Jump to THUMB subroutine
  - 3. Upon return from THUMB subroutine, switch back to ARM state

## **Example 3: Calling THUMB Subroutine**

AREA ToThumbSub, CODE, READONLY ENTRY

main

```
BL veneer ;call veneer
stopB stop ;return from thumb sub
veneer ;insert codes to switch to thumb and jump to thumb sub
LDR r0, =thumbSub+1
BX r0 ;jump to thumb sub and switch to thumb
CODE16
```

thumbSub

MOV r4, #40

MOV r5, #50

SUB r5, r5, r4

BX Ir ;return to main and switch back to ARM

**END** 

## Demo 3: Calling THUMB Subroutine (1)



Starts in ARM state

#### Demo 3: Call THUMB Subroutine (2)



Switch to THUMB state

#### Demo 3: Call THUMB Subroutine (3)



Return from THUMB subroutine and switch back to ARM state

EE3002: Microprocessors

#### Veener by linker

- For a mixture of source files written separately in ARM and THUMB codes, linker veneers are inserted
- Linker veneers are small sections of code generated by the linker and inserted into your program
- The purpose of a linker veneer
  - Extend the range of a branch by becoming the intermediate target of the instruction and then setting the PC to the destination address
  - If ARM and THUMB are mixed, the veneer also changes processor state

## Veener For ARM/THUMB Interworking

- func1 compiled for ARM
- func2 compiled for THUMB
- Veener will be generated by linker to switch state



Compiled with apcs / interwork

# Example 4: ARM/THUMB Interworking Using asm (With Linker Veneer)

| arm.s                                                                                                       | thumb.s                                                                           |  |
|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--|
| AREA arm, CODE, READONLY  IMPORT thumbProg ENTRY armProg MOV r0, #1 BL thumbProg MOV r2, #3 stop B stop END | AREA thumb, CODE, READONLY CODE16 EXPORT thumbProg thumbProg MOV r1, #2 BX Ir END |  |

Note: 2 separate files, thumb main → thumb sub

# Demo 4: ARM/THUMB interworking using asm (with linker veneer)



Linker generated veneer

EE3002: Microprocessors

#### Code Size: ARM Vs THUMB

```
<u>C CODE</u>
if (x>=0) return x;
else return -x;
```

#### arm CODE

```
CMP r0, #0 ;compare r0 to zero
RSBLT r0, r0, #0;if r0<0, then do r0=0-r0 (-x)
MOV pc, lr ;return
```

<u>Size:</u> 3\*4 =12 bytes

#### thumb CODE

CODE16

```
CMP r0, #0 ;compare r0 to zero
BGE rtn ;jump to rtn if >= 0
NEG r0, r0 ;else negate (-x)
rtn
MOV pc, lr ;return
```

Size:

4\*2 = 8 bytes

#### **Summary**

- Why THUMB?
- Entering thumb state
- BL, BX instructions and T bit
- Converting arm instructions to thumb instructions and vice versa
- Insert code (veneer) to switch between arm/thumb subroutine
- Linker generated veneer
- Code size