## **Default Bus Connectors** First 104 pins follow pumpkin CSK bus (Rev E) pins Some user and IO pins have been assigned by SLI ( that are not used by any other peripherials ) OM J200\_2 PCB ... HSEC8-160-01-S-DV-A-K-TR 2 SEP2 4 +X\_SOLAR\_TLE 4 +X\_SOLAR\_RIN +X\_SOLAR\_PWF PCB BOTTOM J200\_4 HSEC8-160-01-S-DV-A-K-TR J200\_6 HSEC8-160-01-S-DV-A-K-TR J200\_8 HSEC8-160-01-S-DV-A-K-TR RBF H2-15 86 H1-40 88 H2-40 90 H1-42 SEP3\_RET 111 112 SEP4\_RET +Y\_SOLAR\_TLE 113 114 -X\_SOLAR\_TLE +Y\_SOLAR\_RTN 115 116 -X\_SOLAR\_RTN +Y\_SOLAR\_PWR 117 118 -X\_SOLAR\_PWR SEP3 119 120 SEP4 \_End\_of CSK Bus J200\_1 HSEC8-160-01-S-DV-A-K-TR 1 2 SEP2 J200\_3 HSEC8-160-01-S-DV-A-K-TR 2 SEP2 J200\_5 HSEC8-160-01-S-DV-A-K-TR 2 SEP2 +X\_SOLAR\_TLE +X\_SOLAR\_RTN +X\_SOLAR\_TLE +X\_SOLAR\_RTN +X\_SOLAR\_TLE +X\_SOLAR\_RTN 4 +X\_SOLAR\_TLE 6 +X\_SOLAR\_RTN H1-14 H2-14 \_\_<u>End\_of</u> CSK Bus BACKPLANE CONNECTORS ARE NUMBERED FROM BOTTOM OF STACK **CONTACT RATING 2.8A PER PIN**

**COPPER THICKNESS: 20Z** 

TRACE WIDTH: 0.5mm VIA SIZE: 0.2mm DRILL, 0.5mm PAD

Seperation Switch Connector











**Solar Connectors** 

-X SOLAR PANEL

+Y SOLAR PANEL

-Z SOLAR PANEL







## LED Driver

**User Switches** 

SIN and SCLK are connected to the SD00 and SCKO pins on the bus respectively USER\_1 (active high) not only activates the latch on U600–601 but allows serial data to pass to them



BACKPLANE BREAKOUT CONNECTOR IS ONLY USED FOR GROUND TESTING CONTACT RATING 2.1A PER PIN TRACE WIDTH: 0.25mm VIA SIZE: 0.2mm DRILL, 0.5mm PAD

breakout connectors are spaced such that the breakout BOARD thickness is 3.2mm!!

CHS, GND Jumper



BACKPLANE todo: add burn wire connectors? Sierra Lobo, Inc. File: backplane.kicad\_sch Title: backplane—SchDoc Size: C Date: 2021-12-1
KiCad E.D.A. kicad (6.0.5)

