

## United International University (UIU)

## Department of Computer Science and Engineering CSE 1325: DIGITAL LOGIC DESIGN, Midterm Spring 2023

Total Marks: 40 Duration: 2 hours

## Answer ALL Questions

|    | Aliswer ALL Questions                                                                                                                                                        |       |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 1. | Design a clocked sequential circuit that recognizes the 4-bit input sequence 1111, including overlap. Design the circuit using D Flip-Flops. You have to show the following: |       |
|    | A. The state diagram                                                                                                                                                         | [2]   |
|    | B. The flip-flop input table                                                                                                                                                 | [1.5] |
|    | C. The simplified equation(s) for the flip-flop input(s) and the output(s)                                                                                                   | [1.5] |
|    | D. The final circuit diagram                                                                                                                                                 | [1.5] |
|    | E. Suppose an input bit stream "011110100111111011" is given to this system. What will be the output stream?                                                                 | [1.5] |
| 2. | A. Find the state table with T/JK flip flop inputs.                                                                                                                          | [3]   |
|    | B. Minimize the functions of                                                                                                                                                 | [3]   |
|    | flip flop inputs.                                                                                                                                                            |       |
|    | C. Draw the circuit diagram using T/JK flip flops and                                                                                                                        | [2]   |
|    | basic gates /                                                                                                                                                                |       |
|    | 5 4 3                                                                                                                                                                        |       |
|    |                                                                                                                                                                              |       |
| 3. |                                                                                                                                                                              |       |
|    | x                                                                                                                                                                            |       |
|    | D A                                                                                                                                                                          |       |
|    | $\Gamma$                                                                                                                                                                     |       |
|    |                                                                                                                                                                              |       |
|    |                                                                                                                                                                              |       |
|    |                                                                                                                                                                              |       |
|    | D B                                                                                                                                                                          |       |
|    | $\overline{\mathbf{B}}$                                                                                                                                                      |       |
|    | Clock                                                                                                                                                                        |       |
|    |                                                                                                                                                                              |       |
|    | У У                                                                                                                                                                          |       |
|    |                                                                                                                                                                              | [3]   |
|    | From the above circuit, you have to show the following:                                                                                                                      | ال    |
|    | A. Boolean expressions for the inputs of each flip-flops and the output.                                                                                                     | [3]   |
|    | B. The state table.                                                                                                                                                          | [2]   |
|    | C. The state diagram.                                                                                                                                                        | 1141  |

| 4. | Implement the following Boolean function using a 4-to-1 multiplexer.                                                                                                                                                                                                                                                                                                                          | [4] |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|    | $F(A,B,C,D) = \sum_{i} m (1,3,5,7,9,13,14,15)$                                                                                                                                                                                                                                                                                                                                                |     |
|    | Draw the logic diagram with proper labelling of input lines and selection pins.                                                                                                                                                                                                                                                                                                               |     |
| 5. | Design a 4-to-16 decoder with enable using 1-to-2 and 3-to-8 decoders only. You cannot use any gates.                                                                                                                                                                                                                                                                                         | [4] |
| 6. | A calling bell system is required to be developed for an IT office consisting of a manager, a project lead, a senior engineer, a junior engineer, and an intern. The priority of the calling bell system should be determined in the following order: manager (highest priority), project lead, senior engineer, junior engineer, and intern (lowest priority).                               |     |
|    | Your task is to design a priority encoder for the calling bell system, ensuring the correct prioritization of the five individuals mentioned, based on their respective input signals. The corresponding input pin labels and output signals for each individual are as follows: Manager (M-101), Project Lead (L-111), Senior engineer (S-000), Junior Engineer (J-100), and Intern (I-110). |     |
|    | A. Construct the truth table for the given priority encoder including valid bit.                                                                                                                                                                                                                                                                                                              | [3] |
|    | B. Derive the Boolean expressions for each output signal along the valid bit.                                                                                                                                                                                                                                                                                                                 | [3] |
|    | C. Draw the implementation diagram.                                                                                                                                                                                                                                                                                                                                                           | [2] |

| I | Q(†) | Q(t+1) | Ъ | K | Operation        |
|---|------|--------|---|---|------------------|
| I | 0    | 0      | 0 | × | No change/reset  |
| ı | 0    | 1      | 1 | × | Set/complement   |
| ı | 1    | 0      | × | 1 | Reset/complement |
| l | 1    | 1      | × | 0 | No change/set    |

| Q(†) | Q(†+1) | Τ | Operation  |
|------|--------|---|------------|
| 0    | 0      | 0 | No change  |
| 0    | 1      | 1 | Complement |
| 1    | 0      | 1 | Complement |
| 1    | 1      | 0 | No change  |