# Hardware Implementation of Mix Column Step in AES

Pratap Kumar Dakua

Department of ECE Engineering

CUTM, Paralakhemundi Campus, Odisha, India Manoranjan Pradhan

Department of ETC Engineering

VSS University of Technology, Odisha, India

Subba Rao Polamuri

Department of ECE Engineering

CUTM, Paralakhemundi Campus, Odisha, India

#### **ABSTRACT**

This document gives the hardware implementation of Mix Column step in AES encryption process. The AES encryption process consists of several transformation steps such as byte substitution, shift rows, mix column and addition of round key operation step. There are two aspects to perform mix column step in AES is presented. The total operation is coded with VERILOG, synthesized and simulated using Xilinx ISE 10.1.

#### **Keywords**

AES; VLSI; Data Security; Cryptography.

### 1. INTRODUCTION

To make a data in hidden form, it is necessary to change the data from its original form. Cryptography is the art of representation of data from its original form to another form which is not readable. For this purpose several algorithms are used in cryptography. AES is a cryptographic algorithm used to protect electronic data. AES is a symmetric block cipher which is capable of using cryptographic keys of 128, 192 and 256 bits to encrypt data block of 128 bits [1-2]. In Symmetric key cryptography a shared key used for both encryption and decryption process. The AES encryption process of AES-128 bit consists of 10 rounds. Each round performs different operation such as shift rows, byte substitution, mix column step and addition of round key operations. The details of mix column step are presented in next section.

### 2. MIXCOLUMN OPERATION

For mix column operation each column is mixed independent of the other. It needs matrix multiplication. The output of this step is matrix multiplication of the old values and a constant matrix. There are two aspects of this step. first explains which parts of the state are multiplied against which parts of the matrix. The second explains how this multiplication is implemented in Galois Field [3].

#### 2.1 MATRIX MULTIPLICATION

The multiplication is performed one column at a time (i.e. on 4 bytes at a time). Each value in the column is multiplied against every value of the matrix (i.e. 16 total multiplications are performed). The results of these multiplications are XORed together to produce only 4 resulting bytes for the next step. That means, we together have 4 bytes input, 16 multiplications, 12 XORs and 4 bytes output. The multiplication is performed one matrix row at a time against each value of a state column. For example, consider the matrix as shown in Fig. 1.

Fig.1 Matrix Multiplication

And the state as:

Fig.2 The State

And the 16 Byte state arrays are:

Fig.3. 16-Byte state array

Therefore the total expression can be found as:

$$\begin{bmatrix} 11 & FB & B9 & CF \\ ED & FE & F7 & AD \\ 7C & 97 & 89 & BC \\ A4 & BE & CD & A0 \end{bmatrix} \times \begin{bmatrix} BE & 96 & A1 & 35 \\ 53 & 5C & E4 & D8 \\ DD & 7C & 84 & 8B \\ B4 & A7 & F2 & 17 \end{bmatrix}$$

The first result byte i.e. B1 is calculated by multiplying four values of the first row of the matrix. The result of each multiplication is then XORed to produce one byte. For this, the following calculation is used:

B1= (11 \* BE) XOR (FB \* 53) XOR (B9 \* DD) XOR (CF \* B4)

Next, the second result byte is calculated by multiplying the same four values of the state column against four values of the second row of the matrix. The result of each multiplication is then XORed to produce one byte.

B2= (ED \* BE) XOR (FE \* 53) XOR (F7 \* DD) XOR (AD \* B4)

This procedure is repeated again with the next column of the state, until there are no more state columns.

To summarize:

The first column will include state bytes 1-4 and will be multiplied against the matrix in the following manner:

B1= (11 \* BE) XOR (FB \* 53) XOR (B9 \* DD) XOR (CF \* B4)

B2= (ED \* BE) XOR (FE \* 53) XOR (F7 \* DD) XOR (AD \* B4)

B3= (7C \* BE) XOR (97 \* 53) XOR (89 \* DD) XOR (BC \* B4)

B4= (A4 \* BE) XOR (BE \* 53) XOR (CD \* DD) XOR (A0 \* B4)

(B1= specifies the first byte of the state)

The second column will be multiplied against the second row of the matrix in the following manner.

B5= (11 \* 96) XOR (FB \* 5C) XOR (B9 \* 7C) XOR (CF \* A7)

B6= (ED \* 96) XOR (FE \* 5C) XOR (F7 \* 7C) XOR (AD \* A7)

B7= (7C \* 96) XOR (97 \* 5C) XOR (89 \* 7C) XOR (BC \* A7)

B8= (A4 \* 96) XOR (BE \* 5C) XOR (CD \* 7C) XOR (A0 \* A7)

And so on until all columns of the state are exhausted.

#### 2.2 GALOIS FIELD MULTIPLICATION

The multiplication mentioned above is performed over a Galois field. The implementation of this multiplication can be done quite easily with the use of the following two tables, shown in hexadecimal formats. look up of the L table, followed by the addition of the results, followed by a look up of the E table.

All numbers being multiplied using the Mix Column function converted to Hex will form a maximum of 2 digit Hex number. Here in the table we use the first digit on the vertical index and the second number on the horizontal index. If the value being multiplied is composed of only one digit we use 0 on the vertical index The above example the two Hex values being multiplied 11 \* BE, we first lookup L (11) index which returns 04 and then lookup L (BE) which returns 29. Once the L table lookup is complete we can then simply add the

numbers together. The trick is that if the addition result is greater than FF, we subtract FF from the addition result.

|   | 0      | 1      | 2      | 3      | 4      | 5      | 6      | 7      | 8      | 9      | Α      | В      | С      | D      | Е      | F      |
|---|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
|   |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |
| 0 | 0      | 3      | 5      | 0<br>F | 1      | 3      | 5      | F      | 1<br>A | 2<br>E | 7      | 9      | A<br>1 | F<br>8 | 3      | 5      |
| 1 | 5<br>F | E<br>1 | 3<br>8 | 4<br>8 | D<br>8 | 7      | 9      | A<br>4 | F<br>7 | 0 2    | 0<br>6 | 0<br>A | 1<br>E | 2      | 6<br>6 | A<br>A |
| 2 | E<br>5 | 3      | 5<br>C | E<br>4 | 3      | 5<br>9 | E<br>B | 2      | 6<br>A | B<br>E | D<br>9 | 7      | 9      | A<br>B | E<br>6 | 3      |
| 3 | 5      | F<br>5 | 0      | 0<br>C | 1 4    | 3<br>C | 4      | С      | 4<br>F | D<br>1 | 6      | B<br>8 | D<br>3 | 6<br>E | B<br>2 | C<br>D |
| 4 | 4<br>C | D<br>4 | 6<br>7 | A<br>9 | E<br>0 | 3<br>B | 4<br>D | D<br>7 | 6      | A<br>6 | F<br>1 | 0      | 1      | 2      | 7      | 8      |
| 5 | 8      | 9<br>E | B<br>9 | D<br>0 | 6<br>B | B<br>D | D<br>C | 7<br>F | 8      | 9      | B<br>3 | C<br>E | 4<br>9 | D<br>B | 7<br>6 | 9<br>A |
| 6 | B<br>5 | C<br>4 | 5<br>7 | F<br>9 | 1      | 3      | 5      | F<br>0 | 0<br>B | 1<br>D | 2<br>7 | 6<br>9 | ВВ     | D<br>6 | 6      | A<br>3 |
| 7 | F      | 1<br>9 | 2<br>B | 7<br>D | 8      | 9      | A<br>D | E<br>C | 2<br>F | 7      | 9      | A<br>E | E<br>9 | 2      | 6      | A<br>0 |
| 8 | F<br>B | 1      | 3<br>A | 4<br>E | D<br>2 | 6<br>D | B<br>7 | C<br>2 | 5<br>D | E<br>7 | 3      | 5<br>6 | F<br>A | 1 5    | 3<br>F | 4      |
| 9 | C<br>3 | 5<br>E | E<br>2 | 3<br>D | 4 7    | C<br>9 | 4      | C<br>0 | 5<br>B | E<br>D | 2<br>C | 7      | 9<br>C | B<br>F | D<br>A | 7<br>5 |
| Α | 9<br>F | B<br>A | D<br>5 | 6      | A<br>C | E<br>F | 2<br>A | 7<br>E | 8      | 9<br>D | ВС     | D<br>F | 7<br>A | 8<br>E | 8      | 8      |
| В | 9<br>B | B<br>6 | C<br>1 | 5<br>8 | E<br>8 | 2      | 6<br>5 | A<br>F | E<br>A | 2 5    | 6<br>F | B<br>1 | C<br>8 | 4      | C<br>5 | 5      |
| С | F<br>C | 1<br>F | 2      | 6      | A<br>5 | F<br>4 | 0<br>7 | 0      | 1<br>B | 2<br>D | 7      | 9      | B<br>0 | C<br>B | 4<br>6 | C<br>A |
| D | 4<br>5 | C<br>F | 4<br>A | D<br>E | 7<br>9 | 8<br>B | 8      | 9      | A<br>8 | E<br>3 | 3<br>E | 4      | C<br>6 | 5      | F<br>3 | 0<br>E |
| E | 1 2    | 3<br>6 | 5<br>A | E<br>E | 2<br>9 | 7<br>B | 8<br>D | 8<br>C | 8<br>F | 8<br>A | 8      | 9      | A<br>7 | F<br>2 | 0<br>D | 1<br>7 |
| F | 3<br>9 | 4<br>B | D<br>D | 7<br>C | 8      | 9      | A<br>2 | F<br>D | 1<br>C | 2      | 6<br>C | B<br>4 | C<br>7 | 5<br>2 | F<br>6 | 0      |

Fig. 4 E Table

The result of the multiplication is actually the output of a

|   | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | E | F |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 0 |   | 0 | 1 | 0 | 3 | 0 | 1 | С | 4 | С | 1 | 6 | 3 | Ε | D | 0 |
|   |   | 0 | 9 | 1 | 2 | 2 | Α | 6 | В | 7 | В | 8 | 3 | Ε | F | 3 |
| 1 | 6 | 0 | Е | 0 | 3 | 8 | 8 | Ε | 4 | 7 | 0 | С | F | 6 | 1 | С |
|   | 4 | 4 | 0 | Ε | 4 | D | 1 | F | С | 1 | 8 | 8 | 8 | 9 | С | 1 |
| 2 | 7 | С | 1 | В | F | В | 2 | 6 | 4 | Е | Α | 7 | 9 | С | 0 | 7 |
|   | D | 2 | D | 5 | 9 | 9 | 7 | Α | D | 4 | 6 | 2 | Α | 9 | 9 | 8 |
| 3 | 6 | 2 | 8 | 0 | 2 | 0 | E | 2 | 1 | F | 8 | 4 | 3 | 9 | D | 8 |
|   | 5 | F | Α | 5 | 1 | F | 1 | 4 | 2 | 0 | 2 | 5 | 5 | 3 | Α | Ε |
| 4 | 9 | 8 | D | В | 3 | D | С | 9 | 1 | 5 | D | F | 4 | 4 | 8 | 3 |
|   | 6 | F | 8 | D | 6 | 0 | E | 4 | 3 | С | 2 | 1 | 0 | 6 | 3 | 8 |
| 5 | 6 | D | F | 3 | В | 0 | 8 | 6 | В | 2 | Ε | 9 | 2 | 8 | 9 | 1 |
|   | 6 | D | D | 0 | F | 6 | В | 2 | 3 | 5 | 2 | 8 | 2 | 8 | 1 | 0 |
| 6 | 7 | 6 | 4 | С | Α | В | 1 | 4 | 3 | 6 | 2 | 5 | F | 8 | 3 | В |
|   | Е | Е | 8 | 3 | 3 | 6 | E | 2 | Α | В | 8 | 4 | Α | 5 | D | Α |
| 7 | 2 | 7 | 0 | 1 | 9 | 9 | 5 | С | 4 | D | Α | Ε | F | 7 | Α | 5 |
|   | В | 9 | Α | 5 | В | F | E | Α | E | 4 | С | 5 | 3 | 3 | 7 | 7 |
| 8 | Α | 5 | Α | 5 | F | Ε | D | 7 | 4 | Α | Ε | D | Ε | Ε | Α | Ε |
|   | F | 8 | 8 | 0 | 4 | Α | 6 | 4 | F | Ε | 9 | 5 | 7 | 6 | D | 8 |
| 9 | 2 | D | 7 | 7 | Ε | 1 | 0 | F | 5 | С | 5 | В | 9 | Α | 5 | Α |
|   | С | 7 | 5 | Α | В | 6 | В | 5 | 9 | В | F | 0 | С | 9 | 1 | 0 |
| Α | 7 | 0 | F | 6 | 1 | С | 4 | Ε | D | 4 | 1 | 2 | Α | 7 | 7 | В |
|   | F | С | 6 | F | 7 | 4 | 9 | С | 8 | 3 | F | D | 4 | 6 | В | 7 |
| В | С | В | 3 | 5 | F | 6 | В | 8 | 3 | 5 | Α | 6 | Α | 5 | 2 | 9 |
|   | С | В | E | Α | В | 0 | 1 | 6 | В | 2 | 1 | С | Α | 5 | 9 | D |
| С | 9 | В | 8 | 9 | 6 | В | D | F | В | 9 | С | С | 3 | 3 | 5 | D |
|   | 7 | 2 | 7 | 0 | 1 | Ε | С | С | С | 5 | F | D | 7 | F | В | 1 |
| D | 5 | 3 | 8 | 3 | 4 | Α | 6 | 4 | 1 | 2 | 9 | 5 | 5 | F | D | Α |
|   | 3 | 9 | 4 | С | 1 | 2 | D | 7 | 4 | Α | E | D | 6 | 2 | 3 | В |
| E | 4 | 1 | 9 | D | 2 | 2 | 2 | 8 | В | 7 | В | 2 | 7 | 9 | Ε | Α |
|   | 4 | 1 | 2 | 9 | 3 | 0 | E | 9 | 4 | С | 8 | 6 | 7 | 9 | 3 | 5 |
| F | 6 | 4 | Ε | D | C | 3 | F | 1 | 0 | 6 | 8 | 8 | O | F | 7 | 0 |
|   | 7 | Α | D | Ε | 5 | 1 | Ε | 8 | D | 3 | С | 0 | 0 | 7 | 0 | 7 |
|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |

Fig. 5 L Table

For example B7+4B= 102. Because 102>FF, we perform: 102-FF which gives us 03. The last step is to lookup the addition result on the E table. Again we take the first digit to lookup the vertical index and the second digit to lookup the horizontal index. For example E (A4) = AC. Therefore, the result of multiplying 11 \* BE over a Galois Field is AC.

#### 3. EXPERIMENTAL RESULT

The Verilog code of Mix Column operation of AES process is synthesized and simulated using Xilinx ISE 10.1.

**Table 1. Table for Logic Utilization** 

| Logic<br>Utilization                                            | Used | Available | Utilization |
|-----------------------------------------------------------------|------|-----------|-------------|
| Number of 4<br>input LUTs                                       | 216  | 4,704     | 4%          |
| Number of<br>occupied<br>Slices                                 | 115  | 2,352     | 4%          |
| Number of<br>Slices<br>containing<br>only related<br>logic      | 115  | 115       | 100%        |
| Number of<br>Slices<br>containing<br>only<br>unrelated<br>logic | 0    | 115       | 0%          |

It is implemented on xc2s200-6pq208. The data input to mix column block is 6353e08c0960e104cd70b751bacad0e7, (as provided by FIPS of NIST) which gives 32-bit output as 5f72641557f5bc92f7be3b291db9f91a. [4] The output value is correct as provided by FIPS (Federal information processing standard). Figure 6 Shows the RTL schematic of Mix Column Operation. It has two input ports and one output port.



Fig. 6 RTL view of Mix Column operation

Figure 7 displays the simulation waveform of Mix Column operation.

| Current Simulation<br>Time: 3000 ns |     | <br>  1000 ns 1200 ns 1400 ns 1600 ns 1800 ns 2000 ns 2200 ns 2400 ns 2600 ns |  |  |  |  |  |  |  |  |
|-------------------------------------|-----|-------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| <b>□ ਨੂ</b> ∮ data_out              | 1   | 128 h5F72641557F5BC92F7BE3B291DB9F91A                                         |  |  |  |  |  |  |  |  |
| ■ <b>5</b> PERIOD[31:0]             | 3   | 32h00000C8                                                                    |  |  |  |  |  |  |  |  |
| DUTY_CYCLE أو                       | 0.5 | 0.5                                                                           |  |  |  |  |  |  |  |  |
| OFFSET[31:0]                        | 3   | 32h0000064                                                                    |  |  |  |  |  |  |  |  |
| <b>□ 5</b> /j data_in[127:0]        | 1   | 128'h6353E08C0960E104CD70B751BACAD0E7                                         |  |  |  |  |  |  |  |  |
| <b>i</b> j [] clk                   | 1   |                                                                               |  |  |  |  |  |  |  |  |
|                                     |     |                                                                               |  |  |  |  |  |  |  |  |

Fig. 7 Simulation waveform of Mix Column Step

## 4. CONCLUSION

The mix column step of AES process is coded with Verilog and synthesized using Xilinx ISE 10.1. The mix column process is implemented using xc2s200-6pq208 FPGA Xilinx device. Each step of mix column operation is tested with some of the sample vectors provided by NIST and the output results are correct.

#### 5. REFERENCES

- [1] J.Daemen and V.Rijmen, "AES Proposal:Rijndael," AES Algorithm Submission, September 3, 1999.
- [2] FIPS 197, "Advanced Encryption Standard (AES) ", November 26, 2001.
- [3] A. Kahate, Cryptography and Network Security, 2<sup>nd</sup> Edition, Tata Mc Graw Hill, 2008.
- [4] NIST: Specification for the Advanced Encryption Standard (AES). Technical Report FIPS PUB 197, National Institute of Standards and Technology (NIST) (2001).
- [5] B. Schneier, Applied Cryptography Second Edition, John Wiley & Sons, 1996
- [6] W. Stallings, Cryptogrphy and Network Security: Principles and Practices, 3<sup>rd</sup> edition, 2003
- [7] Tilborg, Henk C.A.van., Fundamentals of Cryptography: A Professional Reference and Interactive Tutorial, New York. Kluwer Academic publishers, 2002.