# Overview of Static Timing Analysis in OpenSTA

Latch-Up 2025 05/03/25

#### Talk Overview

#### Primer on static timing analysis

- What is static timing analysis (STA)?
- STA concepts
- Synopsys Design Constraints (SDC)
- Open-Source Liberty Standard
  - Non-Linear Delay Model (NLDM)
  - Composite Current Source (CCS)
- OpenSTA: open-source implementation of all the above, status update



## What is static timing analysis (STA)? And why do we need it?

- Statically analyze a digital circuit to:
  - Calculate maximum clock frequency
  - Prevent metastability and incorrect data capture
  - Find setup/hold critical paths
  - Define timing interface to other blocks/chips
- No simulation required to validate timing behavior!

## Combinational Timing Arcs AND gate



## **Combinational Timing Arcs AND** gate



Question: How many possible timing arcs to consider?

## **Combinational Timing Arcs AND gate**



Question: How many possible timing arcs to consider?

Answer: 4, both A and B are positive unate w.r.t. Y

## Combinational Timing Arcs AND gate



## Combinational Timing Arcs XOR gate



## Combinational Timing Arcs XOR gate



Question: How many possible timing arcs to consider?

## **Combinational Timing Arcs XOR gate**



Question: How many possible timing arcs to consider?

Answer: 8, both A and B are non-unate w.r.t. Y

#### **Startpoints and Endpoints**



#### **Startpoints and Endpoints**



How many startpoints?

#### **Startpoints and Endpoints**



How many startpoints?

#### **Startpoints and Endpoints**



How many endpoints?

#### **Startpoints and Endpoints**



How many endpoints?

### **Endpoint Constraints**

#### Setup and hold time concepts

- Setup time: stable time required before capture clock edge
- Hold time: stable time required after capture clock edge
- Violations lead to:
  - Incorrect data capture
  - Metastability
- Required times
  - t\_min > t\_hold, t\_max < t\_setup</li>
- Slack: worst negative slack (WNS), total negative slack (TNS)



### Static Timing Analysis

#### An simple example run-through



## Static Timing Analysis

#### An example



Question: What is the setup required time?

## Static Timing Analysis An example



Question: What is the setup required time?

Answer: t\_clk - t\_setup = 2 ns

## Static Timing Analysis

#### An example



Question: What is the setup arrival time?

## Static Timing Analysis An example



Question: What is the setup arrival time (slowest path)?

Answer: 1 ns. Requirement was < 2 ns (MET)

## Static Timing Analysis

#### An example



Question: What is the hold required time?

## Static Timing Analysis An example



Question: What is the hold required time?

Answer: t\_hold = 0.5 ns

## Static Timing Analysis An example



Question: What is the hold arrival time (fastest path)?

Answer: 1 ns. Requirement was > 0.5 ns (MET)

## Static Timing Analysis

#### An example



Question: What is the setup required time?

## Static Timing Analysis An example



Question: What is the setup required time?

Answer: t\_clk - t\_output = 2 ns

## Static Timing Analysis

#### An example



Question: What is the setup arrival time?

## Static Timing Analysis An example



Question: What is the setup arrival time?

Answer: 4.5 ns. Requirement was < 2 ns (VIOLATED)

## Synopsys Design Constraints (SDC)

#### Most important TCL commands

- Clock creation
  - create\_clock
  - create\_generated\_clock

- Input/output constraints
  - set\_input\_delay
  - set\_output\_delay
  - set\_input\_transition
  - set\_output\_transition

- set\_driving\_cell
- set\_load

- Case analysis and timing exceptions
  - set\_case\_analysis
  - set\_false\_path/set\_disable\_timing
  - set\_multicycle\_path
  - set\_min\_delay

## **So how are timing arcs actually calculated?**Three models: Constant, NLDM, CCS

- Constant: no dependence on inputs/outputs
  - Inaccurate, has to be very pessimistic to be useful
- Non-linear delay model (NLDM): 2D load-slew LUT interpolation
  - Reasonably accurate for early timing estimates
  - Should not be used for sign-off with < 45 nm technology</li>
- Composite current source (CCS): driver/receiver I-t waveform LUT
  - Quite complex; huge files with lots of data, but near SPICE-level accuracy

### Non-linear delay model (NLDM)

#### Used for fast but coarse timing estimates

- Delay = F(Input Slew, Output Load Cap)
  - F is interpolation of 2D LUT
- Output Slew = G(Input Slew, Output Load Cap)
  - G is interpolation of 2D LUT
- Does not account for Miller capacitance
  - Effective input cap increase
- Slew rates are not the full story, full shape is

3D Delay Surface: Input Slew vs. Load



### Composite current source (CCS)

Used for accurate timing analysis



### An analogy

#### Difference between NLDM/CCS

- You're trying to predict how fast a bucket fills
- NLDM: You're told "it takes 5 seconds to fill with faucet set to medium"
- CCS: You're given a graph showing exact water flow rate over time (starts slow, increases, then levels off).
- Second one (CCS) is much more accurate
  - Especially when the pipe pressure (voltage), bucket size (load), or faucet knob (input slew) varies

### OpenSTA

#### And other (runner-up) FOSSi STA tools

- Three main open-source STA tools:
  - OpenSTA (C++, GPLv3 license, used by OpenROAD)
  - iSTA (C++, Mulan-PSLv2 license, used by iEDA)
  - OpenTimer (C++, MIT license, not maintained/used much anymore...)
- All are designed to be bolted onto other tools

### OpenSTA Commands

#### Most important ingestion and reporting TCL commands

- Ingestion
  - read\_liberty
  - read\_verilog
  - read\_sdc
  - read\_spef

- Setup/Hold Reporting
  - group\_path
  - report\_checks
  - report\_units
  - report\_tns
  - report\_wns

### OpenSTA Demo

```
Startpoint: reg2_reg (rising edge-triggered flip-flop clocked by clk)
      Endpoint: data_out (output port clocked by clk)
     Path Group: clk
     Path Type: max
 5
 6
             Delay
                                    Description
                                                                          Src Attr
                             Time
                                    clock clk (rise edge)
                       0.00000000
 8
         0.00000000
                                    clock network delay (ideal)
        0.00000000
                       0.00000000
 9
         0.00000000
                       0.00000000 ^
                                    reg2_reg/CLK (dff_cell)
                                                                          /Users/akashlevy/Documents/OpenSTA/latchup/latchup.sv:31.12-34.8
10
                       1.00000000 v reg2_reg/Q (dff_cell)
                                                                          /Users/akashlevy/Documents/OpenSTA/latchup/latchup.sv:31.12-34.8
11 ~
        1.00000000
                                    reg2 (net)
12
                                                                          /Users/akashlevy/Documents/OpenSTA/latchup/latchup.sv:31.12-34.8
                       1.000000000 v i4/B (and_cell)
13
         0.00000000
                                                                          /Users/akashlevy/Documents/OpenSTA/latchup/latchup.sv:23.20-23.31
14 ~
        1.50000000
                       2.500000000 v i4/Y (and_cell)
                                                                          /Users/akashlevy/Documents/OpenSTA/latchup/latchup.sv:23.20-23.31
15
                                    and_out (net)
                                                                          /Users/akashlevy/Documents/OpenSTA/latchup/latchup.sv:23.20-23.31
                       2.500000000 v i7/A (xor_cell)
16
        0.00000000
                                                                          /Users/akashlevy/Documents/OpenSTA/latchup/latchup.sv:28.23-28.39
                       4.500000000 ^ i7/Y (xor_cell)
                                                                          /Users/akashlevy/Documents/OpenSTA/latchup/latchup.sv:28.23-28.39
17 ~
        2.00000024
18
                                    data_out (net)
                                                                          /Users/akashlevy/Documents/OpenSTA/latchup/latchup.sv:28.23-28.39
                                    data_out (out)
        0.00000000
                       4.50000000 ^
19 ~
20
                       4.50000000
                                    data arrival time
21
22
        3.00000000
                       3.00000000
                                    clock clk (rise edge)
        0.00000000
                                    clock network delay (ideal)
23
                       3.00000000
        0.00000000
                                    clock reconvergence pessimism
                       3.00000000
24
       -1.00000000
                                    output external delay
25 ~
                       2.00000000
26
                       2.00000000
                                    data required time
27 🗸
                                    data required time
                       2.00000000
28
29
                                    data arrival time
                      -4.50000000
                                    slack (VIOLATED)
31
                      -2.50000024
32
```

### Recent OpenSTA contributions

#### Latest upstreaming activity from Silimate team

- RTL source attribution
- Advanced SDC filter expressions for get\_\*
- CentOS/RHEL7 Dockerfile support
- Brewfile support
- JSON reporting for checks/units
- Several minor bug fixes and performance improvements
- File issues to: <a href="https://github.com/parallaxsw/OpenSTA/">https://github.com/parallaxsw/OpenSTA/</a>

## Related topics not covered here

#### Advanced, but worth learning about!

- Parasitics: SPEF files and how these affect delay calculations
- Library characterization: how Liberty files get stuffed using SPICE simulations
- Clock non-idealities: clock trees, clock skew (+ useful skew), clock uncertainty, jitter, etc.
- Max load and max transition constraints
- Multi-clock: clock domain crossings (CDC)
- Resets: recovery/removal checks, reset domain crossings (RDC)
- Noise modeling: CCSN
- Timing corners: PVT, MMMC
- Lots more...

### Thank you!

Silimate is hiring: <a href="https://www.silimate.com">https://www.silimate.com</a>

- Building the co-pilot for chip designers
- We love, use, and support open-source EDA (OpenSTA, Yosys, etc.)
- Well-funded and backed by Y Combinator
- Used by companies like SiFive, Tenstorrent
  - And more companies we can't disclose yet...
- Come chat with me!
  - Also, my email is <u>akash@silimate.com</u>

