### ☐ Silvie2000 / Digital-electronics-1







## 1. Preparation tasks

| D | Qn | Q(n+1) | Comments  |
|---|----|--------|-----------|
| 0 | 0  | 0      | No change |
| 0 | 1  | 0      | Change    |
| 1 | 1  | 1      | No change |
| 1 | 0  | 1      | Change    |

| J | K | Qn | Q(n+1) | Comments  |
|---|---|----|--------|-----------|
| 0 | 0 | 0  | 0      | No change |
| 0 | 0 | 1  | 1      | No change |
| 0 | 1 | 0  | 0      | Reset     |
| 0 | 1 | 1  | 0      | Reset     |
| 1 | 0 | 0  | 1      | Set       |
| 1 | 0 | 1  | 1      | Set       |
| 1 | 1 | 0  | 1      | Toggle    |

| J | K | Qn | Q(n+1) | Comments |
|---|---|----|--------|----------|
| 1 | 1 | 1  | 0      | Toggle   |

| Т | Qn | Q(n+1) | Comments  |
|---|----|--------|-----------|
| 0 | 0  | 0      | No change |
| 0 | 1  | 1      | No change |
| 1 | 0  | 1      | Toggle    |
| 1 | 1  | 0      | Toggle    |

### 2. D latch

## VHDL code listing of the process ( p\_d\_latch )

```
p_d_latch : process(d, arst, en)
    begin

if (arst = '1') then
    q <= '0';
    q_bar <= '1';

elsif (en = '1') then
    q <= d;
    q_bar <= not d;

end if;
end process p_d_latch;</pre>
```

### VHDL reset and stimulus processes ( tb\_d\_latch )

```
-- Reset generation process

p_reset_gen : process

begin

s_arst <= '0';

wait for 38 ns;

-- Reset activated

s_arst <= '1';

wait for 53 ns;

-- Reset activated

s_arst <= '0';
```

```
wait for 300 ns;
       s arst <= '1';
      wait;
   end process p_reset_gen;
______
   -- Data generation process
-----
p_stimulus : process
   begin
       report "Stimulus process started" severity note;
       s_en <= '0';
            <= '0';
       s d
      wait for 10 ns;
       s_d <= '1';
      wait for 10 ns;
       s_d <= '0';
      wait for 10 ns;
       s_d <= '1';
      wait for 10 ns;
       s_d <= '0';
      wait for 10 ns;
       s_d <= '1';
       wait for 10 ns;
       s_d <= '0';
       s_en <= '1'; wait for 5 ns;</pre>
       assert(s_q = '0' and s_q_bar = '1')
       report "expected: s_q 0, q_bar 1" severity error;
       s_d <= '1';
       wait for 10 ns;
       s d <= '0';
       wait for 10 ns;
       s d <= '0';
       wait for 10 ns;
       s d <= '0';
       wait for 10 ns;
       s_d <= '1';
      wait for 10 ns;
       s_d <= '1';
       wait for 10 ns;
       s_d <= '1';
       s en <= '0'; wait for 5 ns;
       assert(s q = '1' and s q bar = '0')
       report "expected: asrt 1" severity error;
       wait for 10 ns;
       s d <= '1';
       wait for 10 ns;
       s d <= '0';
```

```
wait for 10 ns;
    s_d <= '1';
    wait for 10 ns;
    s_d <= '0';
    wait for 10 ns;
    s_d <= '1';
    wait for 10 ns;
    s_d <= '0';
    wait for 10 ns;
    s_d <= '0';
    s_en <= '1'; wait for 5 ns;</pre>
    assert(s_q = '0' and s_q_bar = '1')
    report "expected: asrt 1" severity error;
    report "Stimulus process finished" severity note;
  wait;
end process p_stimulus;
```



## 3. Flip-flops

### VHDL code listing of the processes ( p\_d\_ff\_rst )

```
p_clk_gen : process
begin
    while now < 750 ns loop
         s_clk_100MHz <= '0';
        wait for c_CLK_100MHZ_PERIOD / 2;
        s_clk_100MHz <= '1';
        wait for c_CLK_100MHZ_PERIOD / 2;
    end loop;
    wait;
end process p_clk_gen;
-- Reset
p_reset_gen : process
begin
    s_arst <= '0';
    wait for 28 ns;
    s_arst <= '1';
    wait for 13 ns;
    s_arst <= '0';
    wait;
end process p_reset_gen;
-- Stimulus
p_stimulus : process
begin
    report "Stimulus process started" severity note;
    s_d <= '1';
    wait for 10ns;
    assert (s_q = '0' \text{ and } s_q \text{bar} = '1')
    report "Error" severity note;
    s d <= '0';
    wait for 10ns;
    assert (s_q = '0' \text{ and } s_q \text{bar} = '1')
    report "Error" severity note;
    s d <= '1';
    wait for 10ns;
    assert (s_q = '1' and s_q_bar = '0')
    report "Error" severity note;
    s_d <= '0';
    wait for 10ns;
    assert (s_q = '0' \text{ and } s_q \text{bar} = '1')
    report "Error" severity note;
    wait for 20ns;
    s_d <= '1';
    wait for 10ns;
    assert (s_q = '0' \text{ and } s_q \text{bar} = '1')
```

```
report "Error" severity note;

report "Stimulus process finished" severity note;

wait;
end process p_stimulus;
```



### VHDL code listing of the processes ( p\_d\_ff\_rst )

```
-- Clock generation process

p_clk_gen: process

begin

while now < 750 ns loop

s_clk_100MHz <= '0';

wait for c_CLK_100MHz_PERIOD / 2;

s_clk_100MHz <= '1';

wait for c_CLK_100MHz_PERIOD / 2;

end loop;

wait;

end process p_clk_gen;

-- Reset

-- Reset

p_reset_gen: process

begin
```

```
s rst <= '0';
   wait for 28 ns;
    s rst <= '1';
   wait for 13 ns;
    s_rst <= '0';
   wait;
end process p_reset_gen;
-----
-- Stimulus
p_stimulus : process
begin
    report "Stimulus process started" severity note;
    s_d <= '1';
    wait for 10ns;
    assert (s_q = '1' \text{ and } s_q \text{bar} = '0')
    report "Error" severity note;
    s_d <= '0';
    wait for 10ns;
    assert (s_q = '0' \text{ and } s_q \text{bar} = '1')
    report "Error" severity note;
    s d <= '1';
    wait for 10ns;
    assert (s_q = '0' \text{ and } s_q \text{bar} = '1')
    report "Error" severity note;
    s_d <= '0';
    wait for 10ns;
    assert (s_q = '0' \text{ and } s_q \text{bar} = '1')
    report "Error" severity note;
   wait for 20ns;
    s d <= '1';
    wait for 10ns;
    assert (s_q = '1' and s_q_bar = '0')
    report "Error" severity note;
    report "Stimulus process finished" severity note;
   wait;
end process p_stimulus;
```



### VHDL code listing of the processes ( p\_jk\_ff\_rst )

```
architecture Behavioral of jk_ff_rst is
    signal s_q : STD_LOGIC;
    signal s_q_bar : STD_LOGIC;
begin
    p_jk_ff_rst : process (clk)
    begin
        if rising_edge(clk) then
            if (rst = '1') then
              s_q <= '0';
              s_q_bar <= '1';
            if (j = '0') and k = '0') then
                s_q <= s_q;
                s_q_bar <= s_q_bar;</pre>
            elsif (j = '0') and k = '1') then
                       <= '0';
                s_q
                s_q_bar <= '1';</pre>
            elsif (j = '1') and k = '0') then
                       <= '1';
                s_q_bar <= '0';
            else
                s_q <= not s_q;</pre>
                s_q_bar <= not s_q_bar;</pre>
            end if;
          end if;
        end if;
    end process p_jk_ff_rst;
            <= s q;
    q_bar <= s_q_bar;</pre>
end Behavioral;
```

```
-- Closk

p_clk_gen : process

begin
```

```
while now < 750 ns loop
       s_clk_100MHz <= '0';
       wait for c CLK 100MHZ PERIOD / 2;
       s_clk_100MHz <= '1';
       wait for c_CLK_100MHZ_PERIOD / 2;
    end loop;
   wait;
end process p_clk_gen;
-- Reset
______
p_reset_gen : process
begin
   s_rst <= '0';
   wait for 28 ns;
   s_rst <= '1';
   wait for 13 ns;
   s_rst <= '0';
   wait;
end process p_reset_gen;
-- Stimulus
-----
p_stimulus : process
begin
    report "Stimulus process started" severity note;
    s_j <= '1';
    s_k <= '0';
   wait for 10ns;
   assert (s_q = '1' \text{ and } s_q \text{bar} = '0')
    report "Error" severity note;
    s j <= '0';
    s_k <= '1';
   wait for 10ns;
    assert (s_q = '0' \text{ and } s_q \text{bar} = '1')
    report "Error" severity note;
    s_j <= '1';
    s_k <= '0';
   wait for 10ns;
   assert (s_q = '1' \text{ and } s_q \text{ bar } = '0')
    report "Error" severity note;
    s_j <= '0';
    s k <= '1';
   wait for 10ns;
   assert (s_q = '0' \text{ and } s_q \text{bar} = '1')
    report "Error" severity note;
    s_j <= '1';
    s k <= '1';
```

```
wait for 10ns;
    assert (s_q = '1' \text{ and } s_q \text{bar} = '0')
    report "Error" severity note;
    s_j <= '1';
    s_k <= '1';
    wait for 10ns;
    assert (s_q = '0' \text{ and } s_q \text{bar} = '1')
    report "Error" severity note;
    s_j <= '1';
    s k <= '1';
    wait for 10ns;
    assert (s_q = '1' and s_q_bar = '0')
    report "Error" severity note;
    s_j <= '0';
    s_k <= '0';
    wait for 10ns;
    assert (s_q = '1' \text{ and } s_q \text{bar} = '0')
    report "Error" severity note;
    report "Stimulus process finished" severity note;
    wait;
end process p_stimulus;
```



### VHDL code listing of the processes ( p\_t\_ff\_rst )

```
-- Closk
-----
p_clk_gen : process
begin
  while now < 750 ns loop
     s_clk_100MHz <= '0';
     wait for c_CLK_100MHZ_PERIOD / 2;
     s_clk_100MHz <= '1';
     wait for c_CLK_100MHZ_PERIOD / 2;
  end loop;
  wait;
end process p_clk_gen;
-----
-- Reset
______
p_reset_gen : process
begin
  s_rst <= '0';
  wait for 28 ns;
  s rst <= '1';
  wait for 13 ns;
  s_rst <= '0';
  wait;
end process p_reset_gen;
_____
-- Stimulus
______
p_stimulus : process
begin
  report "Stimulus process started" severity note;
  wait for 20ns;
  s t <= '1';
  wait for 10ns;
```

```
assert (s_q = '1' and s_q_bar = '0')
         report "Error" severity note;
         s_t <= '0';
         wait for 10ns;
         assert (s_q = '1' \text{ and } s_q \text{bar} = '0')
         report "Error" severity note;
         s_t <= '1';
         wait for 10ns;
         assert (s_q = '0' \text{ and } s_q \text{bar} = '1')
         report "Error" severity note;
         s_t <= '0';
         wait for 10ns;
         assert (s_q = '0' \text{ and } s_q \text{bar} = '1')
         report "Error" severity note;
         s_t <= '1';
         wait for 10ns;
         assert (s_q = '1' \text{ and } s_q \text{bar} = '0')
         report "Error" severity note;
         s_t <= '0';
         wait for 10ns;
         assert (s_q = '1' \text{ and } s_q \text{bar} = '0')
         report "Error" severity note;
         report "Stimulus process finished" severity note;
         wait;
    end process p_stimulus;
end Behavioral;
```



## 4. Shift register

Image of the shift register schematic

