## ☐ Silvie2000 / Digital-electronics-1



2. Display driver

### VHDL code of the process p\_mux

```
p_mux : process(s_cnt, data0_i, data1_i, data2_i, data3_i, dp_i)
    begin
         case s_cnt is
             when "11" =>
                  s_hex <= data3_i;</pre>
                  dp_o \leftarrow dp_i(3);
                  dig_o <= "0111";
             when "10" =>
                  s_hex <= data2_i;</pre>
                  dp_o \leftarrow dp_i(2);
                  dig_o <= "1011";
             when "01" =>
                  s_hex <= data1_i;</pre>
                  dp_o \leftarrow dp_i(1);
                  dig_o <= "1101";
             when others =>
                  s_hex <= data0_i;</pre>
                  dp_o \leftarrow dp_i(0);
                  dig_o <= "1110";
         end case;
    end process p_mux;
```

## VHDL testbench file tb\_driver\_7seg\_4digits

```
library ieee;
use ieee.std_logic_1164.all;
entity tb_driver_7seg_4digits is
    -- Entity of testbench is always empty
end entity tb_driver_7seg_4digits;
architecture testbench of tb_driver_7seg_4digits is
    -- Local constants
    constant c_CLK_100MHZ_PERIOD : time := 10 ns;
    --Local signals
    signal s_clk_100MHz : std_logic;
    --- WRITE YOUR CODE HERE
    signal s_reset : std_logic;
    signal s_data0 : std_logic_vector(4-1 downto 0);
    signal s_data1 : std_logic_vector(4-1 downto 0);
    signal s_data2 : std_logic_vector(4-1 downto 0);
    signal s_data3 : std_logic_vector(4-1 downto 0);
```

```
signal s_dp_i : std_logic_vector(4-1 downto 0);
   signal s dp o : std logic;
   signal s_seg : std_logic_vector(7-1 downto 0);
   signal s_dig : std_logic_vector(4-1 downto 0);
begin
   -- Connecting testbench signals with driver_7seg_4digits entity
   -- (Unit Under Test)
   --- WRITE YOUR CODE HERE
   uut_driver_7seg_4digits : entity work.driver_7seg_4digits
          clk => s_clk_100MHz,
          reset => s_reset,
          data0_i => s_data0,
          data1_i => s_data1,
          data2_i => s_data2,
          data3_i => s_data3,
          dp_i \Rightarrow s_dp_i
          dp_o => s_dp_o,
          seg_o => s_seg,
          dig o => s dig
       );
   ______
   -- Clock generation process
   ______
   p_clk_gen : process
   begin
      while now < 750 ns loop
                             -- 75 periods of 100MHz clock
          s_clk_100MHz <= '0';
          wait for c_CLK_100MHZ_PERIOD / 2;
          s clk 100MHz <= '1';
          wait for c CLK 100MHZ PERIOD / 2;
      end loop;
      wait;
   end process p_clk_gen;
    -- Reset generation process
   p_reset_gen : process
   begin
       s_reset <= '0';</pre>
      wait for 28 ns;
       -- Reset activated
       s reset <= '1';
      wait for 53 ns;
       s_reset <= '0';</pre>
      wait;
   end process p_reset_gen;
```

```
-- Data generation process

p_stimulus : process

begin

report "Stimulus process started" severity note;

--3.142

s_data3 <= "0011";

s_data2 <= "00001";

s_data1 <= "0100";

s_data0 <= "0010";

s_data0 <= "0011";

report "Stimulus process finished" severity note;

wait;

end process p_stimulus;

end architecture testbench;
```

#### Screenshot with simulated time waveforms



## VHDL architecture of the top layer

```
data1_i(3) \Rightarrow SW(7),
                data1_i(2) \Rightarrow SW(6),
                data1_i(1) \Rightarrow SW(5),
                data1_i(0) \Rightarrow SW(4),
                data2_i(3) \Rightarrow SW(11),
                data2_i(2) \Rightarrow SW(10),
                data2_i(1) \Rightarrow SW(9),
                data2_i(0) \Rightarrow SW(8),
                data3_i(3) \Rightarrow SW(15),
                data3_i(2) \Rightarrow SW(14),
                data3_i(1) \Rightarrow SW(13),
                data3_i(0) \Rightarrow SW(12),
                dp_i => "0111",
                dp_o \Rightarrow DP,
                seg_o(6) \Rightarrow CA
                seg_o(5) \Rightarrow CB,
                seg_o(4) \Rightarrow CC
                seg_o(3) \Rightarrow CD,
                seg_o(2) \Rightarrow CE
                seg_o(1) \Rightarrow CF,
                seg_o(0) \Rightarrow CG,
                dig_o => AN (4-1 downto 0)
           );
     -- Disconnect the top four digits of the 7-segment display
     AN(7 downto 4) <= b"1111";
end architecture Behavioral;
```

# **Eight-digit driver**

