## ☐ Silvie2000 / Digital-electronics-1



### Digital-electronics-1 / Labs / 02-logic / READMI.md





# 1. Preparation tasks

## 2-bit comparator truth table

| Dec. equivalent | B[1:0] | A[1:0] | B > A | B = A | B < A |
|-----------------|--------|--------|-------|-------|-------|
| 0               | 0 0    | 0 0    | 0     | 1     | 0     |
| 1               | 0 0    | 0 1    | 0     | 0     | 1     |
| 2               | 0 0    | 1 0    | 0     | 0     | 1     |
| 3               | 0 0    | 1 1    | 0     | 0     | 1     |
| 4               | 0 1    | 0 0    | 1     | 0     | 0     |
| 5               | 0 1    | 0 1    | 0     | 1     | 0     |
| 6               | 0 1    | 1 0    | 0     | 0     | 1     |
| 7               | 0 1    | 1 1    | 0     | 0     | 1     |
| 8               | 1 0    | 0 0    | 1     | 0     | 0     |
| 9               | 1 0    | 0 1    | 1     | 0     | 0     |
| 10              | 1 0    | 1 0    | 0     | 1     | 0     |

| Dec. equivalent | B[1:0] | A[1:0] | B > A | B = A | B < A |
|-----------------|--------|--------|-------|-------|-------|
| 11              | 1 0    | 1 1    | 0     | 0     | 1     |
| 12              | 1 1    | 0 0    | 1     | 0     | 0     |
| 13              | 1 1    | 0 1    | 1     | 0     | 0     |
| 14              | 1 1    | 1 0    | 1     | 0     | 0     |
| 15              | 11     | 11     | 0     | 1     | 0     |

## **Canonical SoP and Pos**

$$\begin{aligned} =^{canon.}_{SoP} = (\overline{b_1} \cdot \overline{b_0} \cdot \overline{a_1} \cdot \overline{a_0}) + (\overline{b_1} \cdot b_0 \cdot \overline{a_1} \cdot a_0) + (b_1 \cdot \overline{b_0} \cdot a_1 \cdot \overline{a_0}) + (b_1 \cdot b_0 \cdot a_1 \cdot a_0) \\ &less^{canon.}_{PoS} = (b_1 + b_0 + a_1 + a_0) \cdot (b_1 + \overline{b_0} + a_1 + a_0) \cdot (b_1 + \overline{b_0} + a_1 + \overline{a_0}) \cdot (\overline{b_1} + b_0 + a_1 + a_0) \cdot (\overline{b_1} + b_0 + \overline{a_1} + a_0) \cdot (\overline{b_1} + \overline{b_0} + \overline{a_1} + \overline{a_0}) \cdot (\overline{b_1}$$

# 2. 2-bit comparator

## Karnaugh maps

B equals A



B is greater than A



B is less than A



#### PoS and SoP function



$$greater_{SoP}^{min.} = (b_1 \cdot \overline{a_1}) + (b_1 \cdot b_0 \cdot \overline{a_0}) + (b_0 \cdot \overline{a_1} \cdot \overline{a_0})$$

$$less_{PoS}^{min.} = (\overline{b_1} + a_1) \cdot (\overline{b_0} + a_1) \cdot (\overline{b_1} + \overline{b_0}) \cdot (a_1 + a_0) \cdot (\overline{b_1} + a_0)$$

#### **EDA Playground**

https://www.edaplayground.com/x/wsRa

## 3. 4-bit binary comparator

#### VHDL architecture ( design.vhd )

#### VHDL stimulus process (testbench.vhd)

```
p_stimulus : process
begin
    -- Report a note at the begining of stimulus process
            report "Stimulus process started" severity note;
    -- First test values
            s_b <= "0000"; s_a <= "0000"; wait for 100 ns;
    -- Expected output
            assert ((s_B_greater_A = '0') and (s_B_equals_A = '1') and (s_B_l
    -- If false, then report an error
            report "Test failed for input combination: 0000, 0000" severity €
    -- WRITE OTHER TESTS HERE
            s_b <= "0000"; s_a <= "0001"; wait for 100 ns;
            assert ((s_B_greater_A = '0') and (s_B_equals_A = '0') and (s_B_l
            report "Test failed for input combination: 0000, 0001" severity ε
            s b <= "0000"; s a <= "0010"; wait for 100 ns;
            assert ((s_B_greater_A = '0') and (s_B_equals_A = '0') and (s_B_l
            report "Test failed for input combination: 0000, 0010" severity €
            s_b <= "0000"; s_a <= "0011"; wait for 100 ns;
            assert ((s_B_greater_A = '0') and (s_B_equals_A = '0') and (s_B_1
            report "Test failed for input combination: 0000, 0011" severity €
            s_b <= "0000"; s_a <= "0100"; wait for 100 ns;
            assert ((s_B_greater_A = '0') and (s_B_equals_A = '0') and (s_B_1
            report "Test failed for input combination: 0000, 0100" severity \epsilon
```

```
s b <= "0000"; s a <= "0101"; wait for 100 ns;
        assert ((s_B_greater_A = '0') and (s_B_equals_A = '0') and (s_B_1
        report "Test failed for input combination: 0000, 0101" severity ε
        s_b <= "0000"; s_a <= "0110"; wait for 100 ns;
        assert ((s_B_greater_A = '0') and (s_B_equals_A = '0') and (s_B_1
       report "Test failed for input combination: 0000, 0110" severity ε
        s_b <= "0000"; s_a <= "0111"; wait for 100 ns;
        assert ((s_B_greater_A = '0') and (s_B_equals_A = '0') and (s_B_1
        report "Test failed for input combination: 0000, 0111" severity €
        s_b <= "0000"; s_a <= "1000"; wait for 100 ns;
        assert ((s_B_greater_A = '0') and (s_B_equals_A = '0') and (s_B_1
       report "Test failed for input combination: 0000, 1000" severity ε
       s_b <= "0000"; s_a <= "1001"; wait for 100 ns;
       assert ((s_B_greater_A = '0') and (s_B_equals_A = '0') and (s_B_1
       report "Test failed for input combination: 0000, 1001" severity ε
-- chyba
        s_b <= "0000"; s_a <= "1010"; wait for 100 ns;
       assert ((s_B_greater_A = '0') and (s_B_equals_A = '1') and (s_B_l
       report "Test failed for input combination: 0000, 1010" severity €
-- Report a note at the end of stimulus process
  report "Stimulus process finished" severity note;
  wait:
end process p_stimulus;
```

## Simulator console output

analyze design.vhd
analyze testbench.vhd
elaborate tb\_comparator\_2bit
testbench.vhd:51:9:00ms:(report note): Stimulus process started
testbench.vhd:54:9:0600ms:(report note): Stimulus process finished
Finding VCD file...
./dump.vcd

[2021-02-23 10:20:02 EST] Opening EPWave...

## **EDA Playground**

https://www.edaplayground.com/x/J9UL