Fall 2016 CENG 355

## Assignment 2 <u>Due October 13, 13:59pm</u>

**NOTE:** Late submissions will NOT be accepted. Please put your solutions in the CENG 355 **drop-box** (ELW, second floor) – they will be collected at **14:00**.

- 1. [10 points] The textbook's microcontroller below is responsible for 2 tasks: (1) conditionally incrementing the displayed digit every second, and (2) keeping track of the E and D switches: pressing E enables the process of incrementing the digit every second, while pressing D disables that process. Write the corresponding C program, assuming that the first task is the ISR whose address is stored at location 0x20, and the second task is the main program. Assume that bit PSR[6] is the processor's interrupt-enable bit, and Port B is always ready to receive data from the processor. Initially, the 7-segment display shows 0, and it is not being incremented.
- *Main Program*: If **D** has been pressed, the digit <u>is not allowed</u> to increment every second (until **E** is pressed). If **E** has been pressed, the digit <u>is allowed</u> to increment every second (until **D** is pressed).
- *ISR*: The <u>100-MHz Counter/Timer</u> must be configured to generate interrupts every second. The displayed digit must be incremented, provided that **E** was pressed last (i.e., the process of incrementing the digit is <u>enabled</u>). If **D** was pressed last, the displayed digit is unchanged (i.e., the process of incrementing the digit is <u>disabled</u>). **Note:** Incrementing **9** gives **0**.



- **2.** [10 points] Recall **Question 1**, where the microcontroller was performing 2 tasks: (1) conditionally incrementing the displayed digit every second, and (2) keeping track of the **E** and **D** switches: pressing **E** enabled the process of incrementing the digit every second, while pressing **D** disabled that process. For this question, write the corresponding <u>C</u> program, assuming that the **first task** is the <u>main program</u>, and the **second task** is the <u>ISR</u> whose address is stored at location **0x20**. Assume that bit **PSR[6]** is the processor's interrupt-enable bit, and **Port B** is always ready to receive data from the processor. Initially, the 7-segment display shows **0**, and it is <u>not</u> being incremented.
- *Main Program*: The displayed digit must be incremented every second, provided that **E** was pressed last (i.e., the process of incrementing the digit is <u>enabled</u>). If **D** was pressed last, the displayed digit is unchanged (i.e., the process of incrementing the digit is <u>disabled</u>). Required 1-second timeouts must be implemented using the <u>100-MHz Counter/Timer</u>. **Note:** Incrementing **9** gives **0**.
- *ISR*: **Port B** must be configured to generate interrupts whenever **PBIN** is updated. If **D** has been pressed, the digit <u>is not allowed</u> to increment every second (until **E** is pressed). If **E** has been pressed, the digit <u>is allowed</u> to increment every second (until **D** is pressed).
- **3.** [5 points] Table below specifies a set of **3** <u>independent pre-emptive tasks</u> to be executed by a single processor. Show the <u>task schedule</u> using <u>Earliest Deadline First</u> (**EDF**) priority assignment. Note that the T3's deadline is 100 (not 120). If needed, break any prioritization ties as you wish.

| Task<br><b>T</b> i | Period <b>P</b> i | WCET<br><b>C</b> i | Deadline<br><b>D</b> i | Initial Delay<br>• |
|--------------------|-------------------|--------------------|------------------------|--------------------|
| T1                 | 40                | 10                 | 40                     | 0                  |
| T2                 | 60                | 20                 | 60                     | 0                  |
| T3                 | 120               | 40                 | 100                    | 0                  |