

#### D.N.Rakhmatov

#### Adopted (with modifications) from:

F. Kuhns (WU-St.Luis) R. Hoelzeman (Pittsburgh) D. Patterson (UC-Berkeley) J. Armstrong (Virginia Tech) G. Buttazzo (Scuola Superiore)

C. Hamacher et al, Computer Organization, 6/E, © 2011 McGraw-Hill W. Stallings, Computer Organization and Architecture, 8/E, © 2010 Pearson A. Silberschatz et al, Operating System Concepts Essentials, 8/E, © 2011 Wiley

Fall 2016

UVic - CENG 355 - I/C

#### I/O Interface I

- I/O interface consists of two parts:
  - The hardware interface: the electrical connections and signal paths
  - The software interface: provides a flexible means for manipulating the data
- It can be viewed by the software programmer as a "system" of special registers
  - Control: defines the operational characteristics of the interface
  - Status: tracks the use of the interface (is it busy now?)
  - Data: provides the actual data transfer mechanism

Fall 2016

UVic - CENG 355 - I/O

# I/O Addressing

- Isolated (standard) I/O
  - I/O devices have their own unique address space
    - Additional signal on the bus indicates whether accessing the memory or an I/O device
  - Individual devices selected based on:
    - · Valid device address being placed on the address bus
    - Dedicated signal indicating I/O operation
    - · Valid read or write pulse
- Memory-mapped I/O
  - I/O device address is a part of the memory address space
    - · Certain memory addresses are reserved for I/O registers
    - More flexibility in accessing the device, but at a loss of real memory locations

#### Fall 2016 UVic - CENG 355 - I/O

#### I/O Considerations

#### Timing

- Typically, CPU and I/O device will not be operating at the same clock frequency
  - We must have a means of synchronizing (at least momentarily) the two in order to effect the information transfer

#### Speed

- During I/O operations, objective is to keep both CPU and I/O device busy
  - Not easy because of the range of CPU's and I/O device's operating speeds

#### Coding

- Information in CPU is represented in binary
  - The data representation is most likely not in a form suitable for external use

Fall 2016

UVic - CENG 355 - I/O

#### I/O Interface II



#### I/O Scenario

- CPU reads from Status Register in loop, waiting for I/O device to set Ready bit (0 ⇒ 1)
- CPU then reads from (input) or writes to (output)Data Register
  - Upon transferring data to/from Data Register, Ready bit of Status Register must be reset (1 ⇒ 0)
    - I/O interface circuit will typically do this automatically for you
- This is a **polling** scenario, **synchronous** with respect to current program execution



#### Alternative to Polling

- We could have an unplanned procedure call that would be invoked only when I/O device is ready
  - Need exception in current program's control flow
    - Interrupt when I/O device is ready: CPU enters ISR (interrupt service routine)
    - · Return when done with I/O data transfer: CPU exits ISR
- An I/O interrupt is asynchronous with respect to current program execution:
  - I/O interrupt is not associated with any instruction, but it can happen in the middle of any given instruction
  - I/O interrupt does not prevent any instruction from completion

Fall 2016 UVic - CENG 355 - I/O 7





(a) Interrupt occurs after instruction at location N

(b) Return from interrupt

#### Programmed I/O

Fall 2016

- CPU executes program segments that initiate, direct, and terminate (synchronous) I/O operations
  - Advantage: simple to implement, requiring little special hardware and software
  - Disadvantage: low CPU efficiency, as it is slowed down to the speed of I/O device
  - Data can be transferred using one of two methods:
    - Conditional transfers, taking place only after CPU determines that I/O device is ready
      - ✓ Guaranteed that I/O device won't be flooded by CPU or that CPU won't read the same data more than once
    - Unconditional transfers, taking place without checking that I/O device is actually ready to send/receive the data

UVic - CENG 355 - I/O

 $\checkmark$  Generally used to exchange data with a port that is known to be always "ready"

#### Simple Interrupt Processing



#### Three I/O Control Mechanisms

- Programmed I/O (polling)
  - CPU initiates and controls all I/O operations
- Interrupt-driven I/O
  - CPU performs I/O operations upon receiving external interrupts from I/O devices ready to transfer data
- Direct memory access (DMA) controlled I/O
  - I/O operations are initiated and controlled by non-CPU hardware



Fall 2016

### Interrupt-Driven I/O and DMA

- Interrupt-driven I/O (asynchronous)
  - CPU is not required to poll I/O device
    - Interrupt asserted to notify CPU that I/O device is ready
    - ISR is "called" by CPU hardware itself, not by software
  - Need an extra pin or pins to accept interrupt signal(s) (e.g., IRQ)
- DMA (can be synchronous or asynchronous)
  - Used to transfer large blocks of data at high speed between an I/O device and the main memory directly
    - CPU sends the starting address, the number of data words in that block, and the direction of transfer to DMA controller
    - CPU grants DMA controller authority to control memory access, and DMA controller performs the data transfer (meanwhile, CPU is free to do other things)
    - Once the transfer is complete, the DMA controller sends an interrupt signal to inform CPU

#### Example I

- Let's assume...
  - I/O device
    - Data transfer rate  $R_{I/O}$  = 8 MB/s =  $8 \times 2^{20}$  B/s  $\approx 8.39 \times 10^{6}$  B/s
    - 5% active (i.e., ready for transfer), not ready 95% of the time
    - Data transferred in chunks of d<sub>I/O</sub> = 16 B at a time (when ready)
  - CPU
    - Clock frequency  $f_{clk} = 500 \text{ MHz} = 500 \times 10^6 \text{ Hz}$
    - To perform a poll (i.e., call polling routine, access I/O device, return), it takes either N<sub>poll-ready</sub> = 400 cycles when I/O device is ready (transferring d<sub>I/O</sub> of data), or N<sub>poll-not-ready</sub> = 200 cycles when I/O device is not ready (transferring no data)
    - To service an interrupt (i.e., enter ISR, access I/O device, exit), it takes N<sub>int</sub> = 500 cycles
    - Note: I/O interrupt processing is more expensive than polling for the same I/O access, i.e., N<sub>int</sub> > N<sub>poll-ready</sub>

Fall 2016 UVic - CENG 355 - I/O 13

# Example III

- Let's further assume...
  - I/O device
    - DMA: Data is transferred in chunks of d<sub>I/O-DMA</sub> = 1 KB = 1024 B at a time
  - CPU
    - To initiate a DMA transfer, it takes N<sub>DMA-start</sub> = 1000 cycles
    - To complete a DMA transfer, it takes N<sub>DMA-end</sub> = 500 cycles
- I/O device can be accessed at the maximum rate of R<sub>I/O</sub> / d<sub>I/O-DMA</sub> ≈ 8.2×10³ times/s
  - DMA scenario: 8.2×10³ accesses/s
- Cost of DMA

Fall 2016

■  $(5\% \times R_{I/O}/d_{I/O-DMA}) \times (N_{DMA-start} + N_{DMA-end}) \approx 0.6 \times 10^6$  cycles/s

UVic - CENG 355 - I/O

■ CPU busy: 0.6×10<sup>6</sup> / 500×10<sup>6</sup> ≈ 0.12%

#### Single Interrupt Scenario

- I/O device asserts interrupt request IRQ
- The processor interrupts the program currently being executed
- If needed, further interrupts are disabled by clearing PSR[IE]
- ISR handles the interrupt, while I/O device is informed that its request has been accepted
  - I/O device deasserts interrupt request IRQ
- Interrupts are enabled again and execution of the interrupted program is resumed

UVic - CENG 355 - I/O

#### Example II

- CPU runs through 500×10<sup>6</sup> cycles per sec (f<sub>clk</sub>)
- I/O device can be accessed at the maximum rate of R<sub>VO</sub> / d<sub>VO</sub> ≈ 0.52×10<sup>6</sup> times/s
  - Polling scenario: 0.52×10<sup>6</sup> polls/s
  - Interrupt scenario: 0.52×10<sup>6</sup> interrupts/s
- Cost of polling
  - $(5\% \times R_{I/O}/d_{I/O}) \times N_{poll-ready} + (95\% \times R_{I/O}/d_{I/O}) \times N_{poll-not-ready} \approx 109 \times 10^6 \text{ cycles/s}$
  - CPU busy: 109×10<sup>6</sup> / 500×10<sup>6</sup> ≈ 22% (too much!)
- Cost of interrupts
  - $(5\% \times R_{I/O}/d_{I/O}) \times N_{int} \approx 13 \times 10^6$  cycles/s
  - CPU busy: 13×10<sup>6</sup> / 500×10<sup>6</sup> ≈ 2.6%

all 2016 UVic - CENG 355 - I/O

#### Single Interrupt

- I/O device asserts its interrupt-request signal IRQ and keeps it asserted until the interrupt request is acknowledged by the processor
- How do we avoid successive interruptions while IRQ is asserted?
  - Use interrupt-disable instruction at the beginning of ISR and place interrupt-enable instruction(s) before return
    - Enabling/disabling interrupts can be done by setting/clearing the interrupt-enable bit (IE) in the processor's status register (PSR)
  - Design the processor hardware, so that PSR[IE] is cleared before entering ISR, and then set again upon return from ISR, automatically
  - Make IRQ circuit edge-sensitive

Fall 2016 UVic - CENG 355 - I/O

#### Multiple Interrupts

- What if many I/O devices are connected to the processor, each capable of initiating interrupts?
  - How can the processor identify the interrupt source?
    - E.g., the processor can check appropriate status bits (interrupt flags) of all potential interrupt sources to figure out who requested an interrupt
  - How can the processor find the appropriate ISR for a given interrupt?
    - An interrupt source may identify itself by sending its vector code (ISR pointer) to the processor over the data bus
       This is called vectored interrupt scheme
  - Is it allowed for another interrupt source to interrupt already running ISR?
  - How does the processor arbitrate multiple simultaneous interrupt requests?

#### **Nested Interrupts**

- What if handling an interrupt is taking too long while another source is waiting to be serviced?
  - Need a programmable priority structure
  - An interrupt request from a higher-priority source should be accepted even when the processor is still handling the earlier request from a lower-priority source
  - Use separate IRQ (request) and IRQA (acknowledge) pairs for each device with different priority levels



#### **DMA Data Transfer**

- The CPU initializes DMA interface registers
- When ready, I/O device informs the DMA controller
- The DMA controller:

Fall 2016

- Obtains the bus by going through bus arbitration
- Places starting memory address and control signals
- Completes data transfer and releases the bus
- Updates starting memory address and word count value
- If more to transfer, loops back to repeat the process
- When done, the DMA controller notifies the CPU



**DMA Problems** 

Memory accesses by the processor and the DMA controllers must be safe

UVic - CENG 355 - I/O

- Memory locations accessed by the processor are protected against DMA, and vice versa
- DMA normally has higher priority than the CPU access
- DMA cycles can be:

Fall 2016

- Interwoven with the processor's access cycles on the system bus (cycle stealing)
- Granted exclusive use of the bus without interruption (burst mode)
  - Often a DMA controller will have a data storage buffer that will be written or read in the burst mode
- What if multiple controllers try to use the bus at the same time to access the main memory?
  - Need an arbitration procedure to resolve such conflicts

#### Simultaneous Interrupts

- Easy with separate prioritized IRQ lines: pick the request with the highest priority
- What if the IRQ line is shared?
  - E.g., poll the status registers of I/O devices in the order of their priority and service the first interrupt source detected to request interrupt processing
  - Important: when using a vectored interrupt scheme, must ensure that only one I/O device is selected to send an interrupt vector code over the shared bus



#### **DMA** Interface

Fall 2016

- The OS puts the program that requested the transfer in the suspended state, initiates the DMA operation, and starts execution of some other program
- When the transfer is complete, the OS responds to the interrupt from the DMA controller by putting the suspended program into the ready state, so that it can be scheduled for execution



#### Instruction Cycle Breakpoints



### **Example Microcontroller**



# Counter/Timer Registers



#### Serial I/O Registers



#### Parallel I/O Registers



#### Parallel Port Registers

- Direction registers PADIR and PBDIR
  - Bit PxDIR[k] = 1 → pin Px[k] is output (otherwise, input)
- Control register PCONT
  - ENxIN = 1 → enable interrupts when input register PxIN is ready for reading
  - ENXOUT = 1 → enable interrupts when output register PXOUT is ready for writing
  - PxREG = 1 → store input data in PxIN; otherwise, feed data directly from the pins
- Status register PSTAT

Fall 2016

- PxSIN = 1 → PxIN is ready for reading
- PxSOUT = 1 → PxOUT is ready for writing
- IXIN = 1 → PxSIN ENXIN = 1 → raised interrupt
- IxOUT = 1 → PxSOUT ENxOUT = 1 → raised interrupt

UVic - CENG 355 - I/O

#### Interrupt Support

- Internal interrupt IRQ
  - Interrupt vector is at memory location 0x20
  - CPU responds to IRQ interrupts only if PSR[6] = 1 (i.e., bit 6 of the processor status register must be set to 1)
  - If multiple interrupts are enabled, all of them will share the same IRQ line
    - When IRQ becomes asserted, CPU must first determine the interrupt source by checking the status registers of the parallel port, serial port, and timer/counter
- External interrupt XRQ
  - Interrupt vector is at memory location 0x24
  - CPU responds to XRQ interrupts only if PSR[7] = 1 (i.e., bit 7 of the processor status register must be set to 1)
  - XRQ has higher priority than IRQ

#### Subroutine Support

- Processor register LR
  - When entering a called subroutine, PC is first copied into LR (i.e., the current return address), and then loaded with the subroutine address
  - When exiting a subroutine, the contents of LR are transferred back into PC
- Processor registers IRA and IPSR

#define RBUF (volatile unsigned char \*) 0xFFFFFFE0

- When entering an ISR, PC is first copied into IRA, and then loaded with the ISR address (either 0x20, or 0x24); at the same time, PSR is copied into IPSR
- When exiting an ISR, the contents of IRA and IPSR are transferred back into PC and PSR, respectively

Fall 2016 UVic - CENG 355 - I/O 31

### Character Transfer (Interrupts)

```
RBUF → PAOUT
#define SCONT (volatile unsigned char *) 0xFFFFFE3
#define PAOUT (volatile unsigned char *) 0xFFFFFF1
#define PADIR (volatile unsigned char *) 0xFFFFFFF2
#define IVECT (volatile unsigned int *) (0x20)
interrupt void intserv():
int main() {
/* Initialize the parallel port */
  *PADIR = 0xFF;
                                                /* Configure Port A as output */
/* Initialize the interrupt mechanism */
  *IVECT = (unsigned int *) &intserv;
                                                /* Set up interrupt vector */
  asm( " MoveControl PSR, #0x40 " );
                                                /* CPU responds to IRQ */
   *SCONT = 0x10;
                                                /* Enable RBUF interrupts */
  while (1);
                                      /* Empty loop, but can code other tasks here */
  exit(0):
/* Interrupt service routine */
interrupt void intserv() {
  *PAOUT = *RBUF:
                                      /* Move character from RFUF to PAOUT */
```

UVic - CENG 355 - I/O

#### Polling with Buffering

Fall 2016

```
int main() {
   unsigned char mbuffer[BSIZE];
                                                       /* Define circular buffer */
   int fin = 0; int fout = 0;
                                                       /* Initialize input/output indices */
   *PADIR = 0xFF.
                                                       /* Configure Port A as output */
   while (1) {
      while ((*SSTAT & 0x1) == 0) {
                                                       /* While RBUF is not ready... */
        if ((*PSTAT & 0x2) != 0) {
                                                       /* If PAOUT is ready... */
            *PAOUT = mbuffer[fout];
                                                      /* Send character to PAOUT */
           if (fout < BSIZE-1) fout++;
                                                       /* Update output index */
           else fout = 0;
                                                                        ... →[63]
                                                                ▶ [1] →
                                                                       \text{fout} \rightarrow
      mbuffer[fin] = *RBUF;
                                                       /* Get character from RBUF */
      if (fin < BSIZE-1) fin++;
                                                       /* Update input index */
      else fin = 0;
                                                          [0] → [1] → · · · → [63]
                                                                       fin \rightarrow
   exit(0):
Fall 2016
                                        UVic - CENG 355 - I/O
```

### Character Transfer (Polling)

```
/* Define register addresses */
#define RBUF (volatile unsigned char *) 0xFFFFFE0
                                                                  RBUF → PAOUT
#define SSTAT (volatile unsigned char *) 0xFFFFFFE2
#define PAOUT (volatile unsigned char *) 0xFFFFFFF1
#define PADIR (volatile unsigned char *) 0xFFFFFF2
/* Alternatively:
volatile unsigned char *RBUF = (unsigned char *) 0xFFFFFE0
volatile unsigned char *SSTAT = (unsigned char *) 0xFFFFFFE2
volatile unsigned char *PAOUT = (unsigned char *) 0xFFFFFF1
volatile unsigned char *PADIR = (unsigned char *) 0xFFFFFF2
int main() {
/* Initialize the parallel port */
   *PADIR = 0xFF:
                                        /* Configure Port A as output */
/* Transfer characters */
   while (1) {
                                        /* Infinite loop */
     while ((*SSTAT & 0x1) == 0):
                                         /* Wait for new character */
                                         /* Move character from RBUF to PAOUT */
      *PAQÜT = *RBUF:
   exit(0);
Fall 2016
                                     UVic - CENG 355 - I/O
```

#### **Timing Considerations**

- Our assumption so far:
  - The output device connected to PAOUT is faster than the input device connected to RBUF
    - . Characters can be sent directly from RBUF to PAOUT
- What if the output device is slower than the input device in our example? – Need a memory buffer
  - E.g., define a circular buffer (mbuffer) as a 64-character array with two indices indicating the input (fin) and the output (fout) of the character queue
    - Characters are written into mbuffer[fin] and read from mbuffer[fout]

```
#define BSIZE 64
...
unsigned char mbuffer[BSIZE];
int fin = 0; int fout = 0;
```

#### Interrupts with Buffering

Fall 2016

```
unsigned char mbuffer[BSIZE];
                                         /* Define circular buffer outside main() */
int fin = 0; int fout = 0;
                                         /* Initialize input/output indices */
int main() {
   *PADIR = 0xFF;
                                                   /* Configure Port A as output */
   *IVECT = (unsigned int *) &intserv;
                                                   /* Set up interrupt vector */
   asm( "MoveControl PSR, #0x40 ");
                                                   /* CPU responds to IRQ */
   *SCONT = 0x10:
                                                   /* Enable RBUF interrupts */
   *PCONT = 0x20;
                                                   /* Enable PAOUT interrupts */
                                         /* Empty loop, but can code other tasks here */
   while (1);
   exit(0);
interrupt void intserv() {
   if ((*SSTAT & 0x10) != 0) {
                                                   /* Receiver interrupt flag set? */
      mbuffer[fin] = *RBUF;
                                                   /* Get character from RBUF */
      if (fin < BSIZE-1) fin++;
                                                   /* Update input index */
      else fin = 0;
   if ((*PSTAT & 0x20) != 0) {
                                                   /* IAOUT flag set? */
      PAOUT = mbuffer[fout];
                                                   /* Send character to PAOUT */
      if (fout < BSIZE-1) fout++;
                                                   /* Update output index */
      else fout = 0:
}
           /* Note: RBUF interrupts have higher priority → SSTAT is checked first */
Fall 2016
                                     UVic - CENG 355 - I/O
```

#### **Reaction Timer Circuit**



# Implementation Ideas

- Use a wait loop to poll the state of the Go switch
- Once Go has been closed (PB[1] = 0), wait for 3 seconds, and turn the LED on (PB[2] = 0)
- Set the initial counter value to 0xFFFFFFFF, which is decremented each clock cycle during the timing process
- Start the timing process
- Use a wait loop to **poll** the state of the Stop switch
- Once Stop has been pressed (PB[0] = 0), stop the timer and turn the LED off (PB[2] = 1)
  - Delay = (0xFFFFFFF Counter Value)/1,000,000
- Convert the elapsed time into 3 digits and send them to the display

Fall 2016 UVic - CENG 355 - I/O 33

#### C Program II

```
while (1) {
                                        /* Infinite loop */
                                        /* Wait for Go to be pressed */
     while ((*PBIN & 0x2) != 0);
     *CNTM = 300000000;
                                        /* Counting for 3 seconds */
     *CTSTAT = 0x0;
                                        /* Clear "Reached 0" flag */
     *CTCON = 0x1;
                                        /* Start countdown */
     while ((*CTSTAT & 0x1) == 0);
                                        /* Wait until 0 is reached */
     *CTCON = 0x2:
                                        /* Stop countdown */
   /* Start the timing process */
     *CNTM = 0xFFFFFFF;
                                        /* Initial counter value */
     *CTSTAT = 0x0:
                                        /* Clear "Reached 0" flag */
     *PBOUT = 0x0;
                                        /* Turn on LED */
     *CTCON = 0x1;
                                        /* Start countdown */
     while ((*PBIN & 0x1) != 0);
                                        /* Wait for Stop to be pressed */
  /* Stop timing process */
     *CTCON = 0x2;
                                                /* Stop countdown */
     *PBOUT = (char) ((hundredths << 4 | 0x4); /* Turn off LED */
Fall 2016
                             UVic - CENG 355 - I/O
```

#### **Reaction Timer Operation**

- The system is activated by pressing the Go switch
- Upon activation, the 3-digit display is set to 000 and the LED is turned off
- After a 3-second delay, the LED is turned on and the timing process begins
  - Timing clock is 100 MHz
- When the Stop switch is pressed, the timing process is stopped, the LED is turned off, and the elapsed time is displayed on the 3-digit display
  - The elapsed time is calculated and displayed in hundredths of a seconds (assuming < 10 seconds)</li>

2016 UVic - CENG 355 - I/O

#define PAOUT (volatile unsigned char \*) 0xFFFFFFF1

## C Program I

```
#define PADIR (volatile unsigned char *) 0xFFFFFF2
#define PBIN (volatile unsigned char *) 0xFFFFFF3
#define PBOUT (volatile unsigned char *) 0xFFFFFFF4
#define PBDIR (volatile unsigned char *) 0xFFFFFF5
#define CNTM (volatile unsigned int *) 0xFFFFFD0
#define COUNT (volatile unsigned int *) 0xFFFFFD4
#define CTCON (volatile unsigned char *) 0xFFFFFD8
#define CTSTAT (volatile unsigned char *) 0xFFFFFFD9
int main() {
  unsigned int counter value, total count;
  unsigned int actual time, seconds, tenths, hundredths = 0;
                                      /* Stop Timer (if running) */
  *CTCON = 0x2;
  *PADIR = 0xFF;
                                      /* Configure Port A */
  *PBDIR = 0xF4;
                                      /* Configure Port B */
  *PAOUT = 0x0;
                                      /* Display 0's */
  *PBOUT = 0x4;
                                      /* Turn off LED, display 0 */
```

UVic - CENG 355 - I/O

#### C Program III

Fall 2016

UVic - CENG 355 - I/O

### Another Example I



# **Another Example III**

```
/* Define register addresses */
#define RBUF (volatile unsigned char *) 0xFFFFFE0
#define SCONT (volatile unsigned char *) 0xFFFFFE3
#define PAOUT (volatile unsigned char *) 0xFFFFFFF1
#define PADIR (volatile unsigned char *) 0xFFFFFFF2
#define PBIN (volatile unsigned char *) 0xFFFFFFF3
#define PBOUT (volatile unsigned char *) 0xFFFFFFF4
#define PBDIR (volatile unsigned char *) 0xFFFFFFF5
#define CNTM (volatile unsigned int *) 0xFFFFFFD0
#define COUNT (volatile unsigned int *) 0xFFFFFD4
#define CTCON (volatile unsigned char *) 0xFFFFFD8
#define CTSTAT (volatile unsigned char *) 0xFFFFFD9
#define IVECT (volatile unsigned int *) (0x20)

interrupt void intserv();
...
```

### Another Example V

```
*CNTM = 0xFFFFFFF;
                                        /* Initial counter value */
     *CTSTAT = 0x0;
                                        /* Clear "Reached 0" flag */
     asm( "BitClear #6, PSR ");
                                        /* Disable CPU interruption */
     *PBOUT = 0x0:
                                        /* Turn on LED */
     *CTCON = 0x1;
                                        /* Start countdown */
     while ((*PBIN & 0x1) != 0);
                                        /* Wait for Stop */
     *CTCON = 0x2;
                                        /* Stop countdown */
     *PBOUT = 0x4;
                                        /* Turn off LED */
     asm( "BitSet #6, PSR ");
                                        /* Enable CPU interruption */
     count = (0xFFFFFFF - *COUNT); /* Elapsed clock cycles */
     time = count/10000000;
                                        /* Elapsed time, in 1/10 sec */
     *PBOUT = (char) ((count << 4 | 0x4); /* Update display, LED off */
  exit(0);
interrupt void intserv() {
   *PAOUT = *RBUF;
                                        /* RBUF → PAOUT */
Fall 2016
                             UVic - CENG 355 - I/O
```

UVic - CENG 355 - I/O

#### Another Example II

- The microcontroller is responsible for two tasks:
  - Measuring reaction time at Port B (main program)
  - Redirecting data from RBUF to PAOUT (<u>interrupt</u> <u>service routine</u> accessed via memory location 0x20)
    - · Port A is always ready to receive data
    - Processor's interrupt-enable (IE) bit is PSR[6]
- Specifications:
  - When Go is pressed (PB[1] = 0), display shows 0, and LED is off (PB[2] = 1)
    - After <u>2 seconds</u> LED is turned on, and the timing process begins; during this timing process interrupts are <u>not allowed</u>
  - When Stop is pressed (PB[0] = 0), the timing process stops, LED is turned off, and the elapsed time is displayed

Fall 2016 UVic - CENG 355 - I/O

#### Another Example IV

```
int main() {
                                       /* Elapsed/displayed time */
  unsigned int count, time;
  *CTCON = 0x2;
                                       /* Stop Timer (if running) */
  *PADIR = 0xFF;
                                       /* Configure Port A */
  *PBDIR = 0xF4;
                                       /* Configure Port B */
  *IVECT = (unsigned int *) &intserv;
                                       /* Set up interrupt vector */
  asm( "MoveControl PSR, #0x40 "); /* CPU responds to IRQ */
  *SCONT = 0x10:
                                       /* Enable RBUF interrupts */
  *PBOUT = 0x4;
                                       /* Turn off LED, display 0 */
  while (1) {
                                       /* Polling loop */
     while ((*PBIN & 0x2) != 0);
                                       /* Wait for Go */
     *CNTM = 200000000;
                                       /* Counting for 2 seconds */
                                       /* Clear "Reached 0" flag */
     *CTSTAT = 0x0;
     *CTCON = 0x1;
                                       /* Start countdown */
     while ((*CTSTAT & 0x1) == 0);
                                       /* Wait until 0 is reached */
     *CTCON = 0x2:
                                       /* Stop countdown */
                             UVic - CENG 355 - I/O
```

#### Operating System (OS)

- OS coordinates all activities in a computer system
  - OS manages processing, memory, I/O resources
  - OS interprets user commands, allocates storage, transfers information, handles I/O operations
  - OS uses a loader to execute application programs
- **Loader** is invoked when user types commands or clicks on icons in GUI (graphical user interface)
  - User's input identifies the object file that has information on the memory address and length of a program
  - Loader transfers the program from disk to memory and branches to its starting address
  - At program termination, loader recovers space in memory and awaits the next command

#### Single-Program Example

Read a data file from the disk into the memory, perform some computations, and print the results



#### **OS Services**



#### Multitasking Example

- To allow for fair CPU usage when managing execution of multiple programs (tasks), OS uses hardware timer interrupts for time slicing
  - Each task gets its time slice
  - More important tasks can be given longer time slices
- Assume: Programs <u>A</u> and <u>B</u> have been initiated, and the CPU is currently executing <u>A</u>
  - When <u>A</u>'s time slice expires, the <u>SCHEDULER</u> program is entered, and <u>A</u>'s registers are saved
  - OS then selects <u>B</u>, restores <u>B</u>'s register values, and uses return-from-interrupt to resume <u>B</u>
- Process = program + program state
  - Example process states: <u>Runnable</u>, <u>Running</u>, <u>Blocked</u>

#### Fall 2016 UVic - CENG 355 - I/O 55

#### Support for OS

- Bootstrap program is loaded and executed at power-up or reboot
  - Typically stored in ROM (read-only memory), generally known as firmware
  - Initializes all aspects of the system, loads the OS kernel into the main memory, and starts its execution
- OS operation is driven by OS service requests (traps), I/O interrupts, and other exceptions
- Dual-mode operation: user mode and kernel mode
  - Hardware provides for a mode bit to distinguish when system is running a user code or a kernel code
  - Some instructions can be designated as privileged, executable only in the kernel mode

1 2016 UVic - CENG 355 - I/O

### System Calls

- Each system call typically has a number associated with it
- System-call interface:

Fall 2016

Fall 2016

- Maintains a parameter table indexed according to system call numbers
- Invokes an intended system call in the OS kernel
- Returns status of the system call and any return values



OSINIT Set interrupt vectors: Timer interrupt ← SCHEDULER Software interrupt ← OSSERVICES I/O interrupt ← IODATA OSSERVICES Examine stack or processor registers to determine requested operation. Call appropriate routine. SCHEDULER Save program state of current running process. Select another runnable process Restore saved program state of new process Return from interrupt. (a) OS initialization, services, and scheduler IOINIT Set requesting process state to Blocked. Initialize memory buffer address pointer and counter Call device driver to initialize device and enable interrupts in the device interface. Return from subroutine IODATA Poll devices to determine source of interrupt. Call appropriate driver. If END = 1, then set I/O-blocked process state to Runnable.

(b) I/O routines

UVic - CENG 355 - I/O

Return from interrupt.

#### **Process Concept**

- OS is responsible for creating, suspending, resuming, deleting processes and providing mechanisms for process synchronization, communication, deadlock handling
- A process includes multiple parts:
  - Text section containing program code
  - Data section containing global variables and static data
  - Stack containing temporary data
    - Function parameters, return addresses, local variables
  - Heap containing dynamically allocated memory objects
  - Current activity information (program state), including PC and processor registers
    - Program state is different from process state (see next slide)

Fall 2016

UVic - CENG 355 - I/O

# Process (Context) Switching

During its lifetime, a process changes its state

ready (runnable): process is ready to execute

terminated: process has been finished or aborted
 Other states (e.g., suspended) may also be present

waiting (blocked): process is waiting for some event to occur

interrupt

scheduler dispatch

waiting

UVic - CENG 355 - I/O

running

I/O or event wait

terminated

**Process State** 

new

I/O or event completion

new: process is being created

running: process is being executed

admitted

ready



# **Process Scheduling View**



#### Real-Time Periodic Tasks



Task  $\mathbf{T_i} = (\mathbf{C_i}, \mathbf{D_i}, \mathbf{P_i}, \phi_i)$ , where:

 $\mathbf{C_i}$  – worst case execution time (WCET),  $\phi_i$  – initial delay,  $\mathbf{P_i}$  – period,  $\mathbf{D_i}$  – deadline (often same as  $\mathbf{P_i}$ )

Fall 2016 UVic - CENG 355 - I/O 59

# Priority-Driven Scheduling I

- Single-processor scheduling problem:
  - Given task set {T₁, T₂, ...}, for each task Tᵢ and its every arrival (activation) at time φᵢ + kPᵢ, determine its start time sᵢk ≥ φᵢ + kPᵢ, such that sᵢk + Cᵢ ≤ φᵢ + kPᵢ + Dᵢ (i.e., its finish time meets task deadline)
- Single-processor scheduling algorithm:
  - When task T<sub>i</sub> arrives at time φ<sub>i</sub> + kP<sub>i</sub>, assign a certain priority value τ<sub>ik</sub> to it and place T<sub>i</sub> into the prioritized queue of tasks ready for execution
    - Tasks in the ready queue are always ordered in the increasing order of their priorities
  - If T<sub>ik</sub> is greater than the priority of a task currently being executed, suspend that task and start T<sub>i</sub>
  - Otherwise, once a current task is finished, say at time t, start the next highest-priority task in the ready queue

### Priority-Driven Scheduling II

- For a task to have any meaningful priority (before entering the priority queue), it must arrive and be ready for execution
- Examples of static priority assignment
  - Rate Monotonic (RM): τ<sub>ik</sub> = 1/P<sub>i</sub> (independent of k)
  - Deadline Monotonic (DM): τ<sub>ik</sub> = 1/D<sub>i</sub> (independent of k)
- Examples of dynamic priority assignment
  - Earliest Deadline First (EDF): τ<sub>ik</sub> = 1/(φ<sub>i</sub> + kP<sub>i</sub> + D<sub>i</sub>)
  - Least Laxity First (LLF):  $\tau_{ik} = 1/(\phi_i + kP_i + D_i t \Delta C_i)$ , where  $\Delta C_i$  is the remaining execution time of  $T_i$ 
    - Note:  $\Delta C_i = C_i$  if  $T_i$  has not been suspended previously
- CPU utilization: C<sub>1</sub>/P<sub>1</sub> + C<sub>2</sub>/P<sub>2</sub> + ...

Fall 2016 UVic - CENG 355 - I/O 61

# RM Scheduling Example

- Set of three pre-emptive tasks **T**<sub>i</sub> = (C<sub>i</sub>, D<sub>i</sub>, P<sub>i</sub>, ♦<sub>i</sub>)
  - $\blacksquare$  {  $T_1$ =(10,30,30,0),  $T_2$ =(17,30,40,0),  $T_3$ =(10,120,120,0) }
- RM scheduling prioritization:
  - $\tau_{1k}$  = 1/30 (highest),  $\tau_{2k}$  = 1/40,  $\tau_{1k}$  = 1/120 (lowest)
- CPU utilization:
  - 10/30 + 17/40 + 10/120 = 84.2%

