#### ☐ Simon-Roubal / Digital-electronics-1



#### Digital-electronics-1 / Labs / 07-ffs / README.md





## Part one: Link to the repository

https://github.com/Simon-Roubal/Digital-electronics-1/edit/main/Labs/07-ffs

# Part two: Characteristic equations and completed tables for D, JK, T flip-flops

$$q_{n+1}^{D} = d$$
 
$$q_{n+1}^{JK} = j * \overline{q_n} + \overline{k} + q_n$$
 
$$q_{n+1}^{T} = j * \overline{q_n} + \overline{t} + q_n$$

| clk | d | q(n) | q(n+1) | Comments |
|-----|---|------|--------|----------|
| 1   | 0 | 0    | 0      | Store    |

| clk      | d | q(n) | q(n+1) | Comments |
|----------|---|------|--------|----------|
| <b>↑</b> | 0 | 1    | 0      | Store    |
| <b>↑</b> | 1 | 1    | 1      | Store    |
| <b>↑</b> | 1 | 0    | 1      | Store    |

| clk | j | k | q(n) | q(n+1) | Comments  |
|-----|---|---|------|--------|-----------|
| 1   | 0 | 0 | 0    | 0      | No change |
| 1   | 0 | 0 | 1    | 1      | No change |
| 1   | 0 | 1 | 0    | 0      | Reset     |
| 1   | 0 | 1 | 1    | 0      | Reset     |
| 1   | 1 | 0 | 0    | 1      | Set       |
| 1   | 1 | 0 | 1    | 1      | Set       |
| 1   | 1 | 1 | 0    | 1      | Invert    |
| 1   | 1 | 1 | 1    | 0      | Invert    |

| clk | t | q(n) | q(n+1) | Comments  |
|-----|---|------|--------|-----------|
| 1   | 0 | 0    | 0      | No change |
| 1   | 0 | 1    | 1      | No change |
| 1   | 1 | 0    | 1      | No change |
| 1   | 1 | 1    | 0      | No change |

## D latch

### VHDL code listing of the process p\_d\_latch

```
p_d_latch : process(d, arst, en)
begin
    if (arst = '1') then
          <= '0';
```

```
q_bar <= '1';</pre>
    elsif (en = '1') then
        q <= d;
        q_bar <= not d;</pre>
    end if;
end process p_d_latch;
```

### Listing of VHDL reset and stimulus processes from the testbench `````tb\_d\_latch.vhd```

```
p_stimulus : process
begin
   report "Stimulus process started" severity note;
   s en
         <= '0';
   s_d
          <= '0';
   -- d sequence
   wait for 10 ns;
   s d
         <= '1';
   wait for 10 ns;
   s_d <= '0';
   wait for 10 ns;
   s_d <= '1';
   wait for 10 ns;
   s_d <= '0';
   wait for 5 ns;
   s_d <= '1';
   wait for 5 ns;
   assert ((s_arst = '1') and (s_en = '0') and (s_q = '0') and (s_q_bar = '1)
       report "Test failed: reset = 1 and en = 0 when s_d = 1" severity erro
   wait for 5 ns;
   s_d <= '0';
   wait for 5 ns;
   assert ((s_arst = '1') and (s_en = '0') and (s_q = '0') and (s_qbar = '1)
       report "Test failed: reset = 0 and en = 0 when s_d = 0" severity erro
   wait for 5 ns;
   s_en <= '1';
   -- d sequence
   wait for 5 ns;
   s_d <= '1';
   wait for 5 ns;
   assert ((s_arst = '1') and (s_en = '1') and (s_q = '0') and (s_qbar = '1
       report "Test failed: reset = 1 and en = 1 when s_d = 0" severity erro
```

```
wait for 5 ns;
   s_d <= '0';
   wait for 5 ns;
   assert ((s_arst = '1') and (s_en = '1') and (s_q = '1') and (s_q_bar = '1)
       report "Test failed: reset = 1 and en = 1 when s d = 1" severity erro
   wait for 5 ns;
   s_d <= '1';
   wait for 5 ns;
   assert ((s_arst = '0') and (s_en = '1') and (s_q = '0') and (s_q_bar = '1')
       report "Test failed: reset = 0 and en = 1 when s_d = 0" severity erro
   wait for 5 ns;
   s_d <= '0';
   wait for 5 ns;
   assert ((s_arst = '0') and (s_en = '1') and (s_q = '1') and (s_qbar = '0)
       report "Test failed: reset = 0 and en = 1 when s d = 1" severity erro
   wait for 10 ns;
   s_d
         <= '1';
   wait for 10 ns;
         <= '0';
   s d
   wait for 10 ns;
   s_en <= '0';
   -- d sequence
   wait for 10 ns;
   s d <= '1';
   wait for 10 ns;
   s_d
        <= '0';
   wait for 10 ns;
   s_d
         <= '1';
   wait for 10 ns;
   s d
          <= '0';
   wait for 10 ns;
   s_d <= '1';
   wait for 10 ns;
   s_d
          <= '0';
   wait for 10 ns;
   report "Stimulus process finished" severity note;
   wait;
end process p_stimulus;
p_reset_gen : process
begin
   s_arst <= '0';
   wait for 50 ns;
   -- Reset activated
```

```
s_arst <= '1';
    wait for 40 ns;
    -- Reset deactivated
    s_arst <= '0';
    wait for 108 ns;
    s_arst <= '1';
    wait;
end process p_reset_gen;
```

#### Screenshot with simulated time waveforms



## Flip-flops

VHDL code listing of the processes p\_d\_ff\_arst , p\_d\_ff\_rst , p\_jk\_ff\_rst , p\_t\_ff\_rst

```
p_d_ff_arst
     p_d_ff : process(clk, arst)
     begin
          if (arst = '1') then
              q <= '0';
              q_bar <= '1';</pre>
          elsif rising_edge(clk) then
              q <= d;
              q_bar <= not d;</pre>
          end if;
     end process p_d_ff;
p_d_ff_rst
     p_d_ff_rst : process (clk)
```

```
begin
          if rising_edge(clk) then
                   if (rst = '1') then
                           q <= '0';
                           q_bar <= '1';</pre>
                   else
                           q <= d;
                           q_bar <= not d;</pre>
                   end if;
          end if;
      end process p_d_ff_rst;
p_jk_ff_rst
      p_jk_ff_rst : process (clk)
          begin
              if rising_edge(clk) then
                   if (rst = '1') then
                       s_q <= '0';
                   else
                       if (j = '0') and k = '0') then
                           s_q <= s_q;
                       elsif (j = '0') and k = '1') then
                           s_q <= '0';
                       elsif (j = '1') and k = '0') then
                           s_q <= '1';
                       elsif (j = '1') and k = '1') then
                           s_q \leftarrow not s_q;
                       end if;
                   end if;
              end if;
          end process p_jk_ff_rst;
          q \le s_q;
      q_bar <= not s_q;</pre>
p_t_ff_rst
          p_t_ff_rst : process (clk)
          begin
              if rising_edge(clk) then
                   if (rst = '1') then
                       s_q <= '0';
                   elsif (t = '1') then
                       s_q <= not s_q;</pre>
                   end if;
```

30.03.2021 23:23 6 z 16

```
end if;
end process p_t_ff_rst;
q \le s_q;
q_bar <= not s_q;</pre>
```

### Listing of VHDL clock, reset and stimulus processes from the testbench files

```
tb_p_d_ff_arst
         p_clk_gen : process
             begin
                  while now < 40 ms loop
                      s_clk_100MHz <= '0';
                      wait for c_CLK_100MHZ_PERIOD / 2;
                      s_clk_100MHz <= '1';
                      wait for c_CLK_100MHZ_PERIOD / 2;
                  end loop;
                  wait;
             end process p_clk_gen;
               p_reset_gen : process
                  begin
                      s_arst <= '0';
                      wait for 28 ns;
                      -- Reset activated
                      s_arst <= '1';
                      wait for 13 ns;
                      --Reset deactivated
                      s_arst <= '0';
                      wait for 17 ns;
                      s_arst <= '1';
                      wait for 33 ns;
                      wait for 660 ns;
                      s_arst <= '1';
                      wait;
               end process p_reset_gen;
             p_stimulus : process
```

```
begin
    report "Stimulus process started" severity note;
    s_d <= '0';
    --d sekv
   wait for 14 ns;
    s_d <= '1';
   wait for 2 ns;
    assert ((s_arst = '0') and (s_q = '1') and (s_q_bar = '0'))
    report "Test failed, reset = 0, after clk rising when s_d = 1" se
   wait for 8 ns;
    s_d <= '0';
    wait for 6 ns;
    --assert()
    --report "";
   wait for 4 ns;
    s_d <= '1';
    wait for 10 ns;
    s_d <= '0';
   wait for 10 ns;
    s d <= '1';
    wait for 5 ns;
    -- verify that reset is truly asynchronous
    assert ((s_arst = '1') and (s_q = '0') and (s_q_bar = '1'))
    report "Test failed, reset = 1, before clk rising when s_d = 1" s
    wait for 5 ns;
    s_d <= '0';
    --/d sekv
    --d sekv
    wait for 14 ns;
    s_d <= '1';
   wait for 10 ns;
    s_d <= '0';
   wait for 10 ns;
    s_d <= '1';
   wait for 10 ns;
   s_d <= '0';
    wait for 10 ns;
    s_d <= '1';
    wait for 10 ns;
```

```
s_d <= '0';
                  --/d sekv
                  report "Stimulus process finished" severity note;
                 wait;
             end process p_stimulus;
tb_p_d_ff_rst
         p_clk_gen : process
         begin
                 while now < 40 ms loop
                         s_clk_100MHz <= '0';
                         wait for c_CLK_100MHZ_PERIOD / 2;
                          s_clk_100MHz <= '1';
                          wait for c_CLK_100MHZ_PERIOD / 2;
                  end loop;
                 wait;
         end process p_clk_gen;
          p_reset_gen : process
                  begin
                          s_rst <= '0';
                          wait for 28 ns;
                          -- Reset activated
                          s_rst <= '1';
                          wait for 13 ns;
                          --Reset deactivated
                          s_rst <= '0';
                          wait for 17 ns;
                          s_rst <= '1';
                          wait for 33 ns;
                          wait for 660 ns;
                          s_rst <= '1';
                          wait;
          end process p_reset_gen;
         p_stimulus : process
         begin
                 report "Stimulus process started" severity note;
```

```
s_d <= '0';
--d sekv
wait for 14 ns;
s_d <= '1';
wait for 2 ns;
assert ((s_rst = '0') and (s_q = '1') and (s_q_bar = '0'))
report "Test failed, reset = 0, after clk rising when s_d = 1" se
wait for 8 ns;
s_d <= '0';
wait for 6 ns;
--assert()
--report "";
wait for 4 ns;
s_d <= '1';
wait for 10 ns;
s_d <= '0';
wait for 10 ns;
s_d <= '1';
wait for 5 ns;
-- verify that reset is truly synchronous
assert ((s_rst = '1') and (s_q = '1') and (s_qbar = '0'))
report "Test failed, reset = 1, before clk rising when s_d = 1" s
wait for 5 ns;
s_d <= '0';
--/d sekv
--d sekv
wait for 14 ns;
s_d <= '1';
wait for 10 ns;
s_d <= '0';
wait for 10 ns;
s_d <= '1';
wait for 10 ns;
s_d <= '0';
wait for 10 ns;
s_d <= '1';
wait for 10 ns;
s_d <= '0';
--/d sekv
```

```
report "Stimulus process finished" severity note;
                 wait;
         end process p_stimulus;
tb_p_jk_ff_rst
         p_clk_gen : process
         begin
                 while now < 40 ms loop
                         s_clk_100MHz <= '0';
                          wait for c_CLK_100MHZ_PERIOD / 2;
                          s_clk_100MHz <= '1';
                          wait for c_CLK_100MHZ_PERIOD / 2;
                 end loop;
                 wait;
         end process p_clk_gen;
          p_reset_gen : process
                 begin
                          s_rst <= '0';
                          wait for 18 ns;
                          -- Reset activated
                          s_rst <= '1';
                          wait for 13 ns;
                          --Reset deactivated
                          s rst <= '0';
                          wait for 47 ns;
                          s_rst <= '1';
                          wait for 33 ns;
                          wait for 660 ns;
                          s_rst <= '1';
                          wait;
          end process p_reset_gen;
         p_stimulus : process
         begin
                 report "Stimulus process started" severity note;
                 s_j <= '0';
                 s_k <= '0';
```

```
--d sekv
wait for 38 ns;
assert ((s_rst = '0') and (s_j = '0') and (s_k = '0') and (s_q = '0') and (s_q = '0') and (s_q = '0')
report "Test failed, reset = 0, after clk rising when s_j = 0 and
wait for 2 ns;
s_j <= '1';
s_k <= '0';
wait for 6 ns;
assert ((s_rst = '0') and (s_j = '1') and (s_k = '0') and (s_q = '0')
report "Test failed, reset = 0, after clk rising when s_j = 1 and
wait for 1 ns;
s j <= '0';
s_k <= '1';
wait for 13 ns;
assert ((s_rst = '0') and (s_j = '0') and (s_k = '1') and (s_q =
report "Test failed, reset = 0, after clk rising when s_j = 0 and
wait for 1 ns;
s_j <= '1';
s_k <= '0';
wait for 7 ns;
s_j <= '1';
s_k <= '1';
wait for 8 ns;
assert ((s_rst = '0') and (s_j = '1') and (s_k = '1') and (s_q = '1')
report "Test failed, reset = 0, after clk rising when s_j = 1 and
wait for 2 ns;
s_j <= '0';
s_k <= '0';
wait for 7 ns;
s_j <= '0';
s_k <= '1';
wait for 7 ns;
s_j <= '1';
s_k <= '0';
wait for 7 ns;
s_j <= '1';
s_k <= '1';
report "Stimulus process finished" severity note;
```

```
wait;
         end process p_stimulus;
tb_p_t_ff_rst
         p_clk_gen : process
         begin
                 while now < 40 ms loop
                          s_clk_100MHz <= '0';
                          wait for c_CLK_100MHZ_PERIOD / 2;
                          s_clk_100MHz <= '1';
                          wait for c_CLK_100MHZ_PERIOD / 2;
                  end loop;
                 wait;
         end process p_clk_gen;
          p_reset_gen : process
                  begin
                          s_rst <= '0';
                          wait for 18 ns;
                          -- Reset activated
                          s_rst <= '1';
                          wait for 13 ns;
                          --Reset deactivated
                          s_rst <= '0';
                          wait for 47 ns;
                          s_rst <= '1';
                          wait for 33 ns;
                          wait for 660 ns;
                          s_rst <= '1';
                          wait;
          end process p_reset_gen;
         p_stimulus : process
         begin
                  report "Stimulus process started" severity note;
                  s t <= '0';
                  --d sekv
                 wait for 38 ns;
```

30.03.2021 23:23 13 z 16

```
assert ((s_rst = '0') and (s_t = '0') and (s_q = '0') and (s_qba
        report "Test failed, reset = 0, after clk rising when s_t = 0" se
        wait for 2 ns;
        s_t <= '1';
        wait for 6 ns;
        assert ((s_rst = '0') and (s_t = '1') and (s_q = '1') and (s_qba
        report "Test failed, reset = 0, after clk rising when s_t = 1" se
        wait for 1 ns;
        s_t <= '0';
        wait for 13 ns;
        assert ((s_rst = '0') and (s_t = '0') and (s_q = '1') and (s_qba
        report "Test failed, for reset = 0, after clk rising when s_t = 0
        wait for 1 ns;
        s_t <= '1';
        wait for 5 ns;
        assert ((s_rst = '0') and (s_t = '1') and (s_q = '0') and (s_qba
        report "Test failed, for reset = 0, after clk rising when s_t = 1
        wait for 12 ns;
        s_t <= '0';
        wait for 7 ns;
        s_t <= '1';
        wait for 7 ns;
        s_t <= '0';
        wait for 7 ns;
        s_t <= '1';
        report "Stimulus process finished" severity note;
        wait;
end process p_stimulus;
```

#### Screenshot with simulated time waveforms



## Shift register

### Image of the shift register schematic

