# 中山大学本科生实验报告

# (2016 学年春季学期)

课程名称:嵌入式系统案例分析与设计 任课教师:王军 助教:杨涵铄

| 年级&班级 | 2014级8班     | 专业 (方向) | 软件工程(嵌入式软件与系统)           |
|-------|-------------|---------|--------------------------|
| 学号    | 14331062    | 姓名      | 方铭                       |
| 电话    | 18826072452 | Email   | fangm7@mail2.sysu.edu.cn |
| 开始日期  | 2017.4.20   | 完成日期    | 2017.5.2                 |

# 实验题目: Case 1:Pipeline Processor with Hazards

# 一、实验目的

在上一次的实验基础上实现带处理 Hazard 功能的流水线 CPU

# 二、实验内容

# 实验步骤

- 1. 分析并设计处理器的数据通路和控制通路。
- 2. 编写设计代码并编译。
- 3. 软件仿真。
- 4. 进行硬件配置。

# 实验原理

# Hazard

- 1. Structure
- 2. Data
  - (a) Arithmetic
    - Software solution
      - insert NOP
    - Hardware solution
      - Data forwarding
  - (b) LOAD
- 3. Control
  - Software solution
    - NOP
    - Independent operation
  - Hardware solution
    - Flushing



 $\ensuremath{\mathbb{B}}$  1: An instruction depends on completion of data access by a previous instruction



 $\ensuremath{\mathbb{B}}$  2: Data forwarding happens in ID stage, always check id\_ir to decide reg\_A/B



图 3: "LOAD" can still cause hazard



图 4: Stall the pipeline by keeping an instruction in the same stage

# 实验假设

- 1. 本实验不实现自启动的控制电路,也不提供进程切换所需引脚,不实现进程切换,读、写、内部寄存器的功能。
- 2. 开机后 pc 初始化为 0。
- 3. 指令和数据有两个独立的缓存,同时读写不会有冲突。
- 4. 指令地址和数据地址均已经被映射到缓存 (cache) 中,读写可在一个时钟周期内完成,从而满足流水线的要求。
- 5. 所有通用寄存器在开机或者复位后会清零。
- 6. 本实验运行的时钟频率较低,是为了在实验板 (Xlinx® Spartan6 XC6LX16-CS324) 上观察调试。可以在实验板上正常工作的最大时钟频率暂未测定。

# 三、实验结果

# 3.1 综合的 RTL 电路图

增加 hazard 处理后的 PCPU 模块的 RTL 图见附录。

# 3.2 texture simulation

# 3.2.1 简单指令测试

内存初始值:

| 1  | 00 | 000a    |
|----|----|---------|
| 2  | 01 | 0004    |
| 3  | 02 | 0005    |
| 4  | 03 | 2369    |
| 5  | 04 | 69c3    |
| 6  | 05 | 0060    |
| 7  | 06 | 0 f f f |
| 8  | 07 | 5555    |
| 9  | 08 | 6152    |
| 10 | 09 | 1057    |
| 11 | 0a | 2895    |
|    |    |         |

#### Testing LOAD/STORE hazard

#### 测试代码 load.asm

```
$0,3
                    #0x2369
  srl
        $1, $1, 12
                    \#0x0002
2
  load
        $3, $0, 4
                    #0x69c3
3
  store
        $3, $0, 0
        $2, $0, 1
4
 load
                    #0x0004
5
 nop
        $2, $2, $1 #0x0002
6
  sub
7
  load
        $1, $0, 5
                    #0x0060
8
  store $1, $2, 0
  halt
```

```
ireg_Aireg_Bireg_Cidaidd | iwireCligr1 :gr2 :gr3
        id ir
00:000000000000000:xxxx :xxxx :xxxx:x:xxxx:0000:0000:0000
01:0001000100000011:0000
                         :0000
                                     :xx:xxxx:0:xxxx:0000:0000:0000
                                :xxxx
01:0000000000000000:0000
                         :0003
                               :0000
                                     :00:xxxx:0:xxxx:0000:0000:0000
02:0010100100011100:0000
                               :0003 :03:xxxx:0:0000:0000:0000:0000
                         :0000
03:0001001100000100:2369
                          :000c
                                0000
                                     :00:xxxx:0:2369:0000:0000:0000
04:0001101100000000:0000
                         :0004
                                :0002
                                     :02:xxxx:0:0000:2369:0000:0000
05:0001001000000001:0000
                         :0000
                                0004
                                     :04:xxxx:0:0002:2369:0000:0000
06:000000000000000:0000
                          0001
                                0000
                                     :00:69e3:1:69e3:0002:0000:0000
07:0101001000100001:0000
                                     :01:0004:0:0000:0002:0000:69c3
                         :0000
                                :0001
08:0001000100000101:0004
                         :0002
                                0000
                                     :00:0004:0:0004:0002:0000:69c3
09:0001100100100000:0000
                          :0005
                                0002
                                     :02:0004:0:0000:0002:0004:69e3
0a:0000100000000000:0002
                                     :05:0004:0:0002:0002:0004:69c3
                         :0000
                                :0005
оь: 00000000000000000: 0000
                          :0000
                                0002
                                     :02:0060:1:0060:0002:0002:69c3
0c:0000000000000000:0000
                         :0000
                                0000
                                     :00:0005:0:0002:0060:0002:69e3
04:000000000000000:0000
                         :0000
                               :0000
                                     :00:0005:0:0000:0060:0002:69c3
ISim>
```

图 5: pc is stalled when pc = 1 and data are correctly forwarded

这里测试了从内存读取数据后,马上使用该数据的情况。容易忽视 store 指令的 R1 寄存器也可能存在数据冒险情况。指令 8 测试了同时存在两个数据冒险的情况。

通过对比,可以看到添加 nop 指令(指令 5)对 pc 值的影响: pc=1 时维持了 2 个时钟,而 pc=5 时只维持了一个时钟。如果从内存 load 一个数,并立即通过 store 写回内存,那么不需要阻塞 pc,可以通过数据旁路获得数值。

# Testing data hazard

```
测 试 代 码 consecutive-data.asm
```

```
addi $1, 1
                     \#0x0001
1
   addi $2, 1
                     #0x0001
        $3, $1,
2
   add
                  $2 #0x0002
   add
         $1, $2, $3 #0x0003
   add
         \$2, \$3, \$1 #0x0005
5
   add
         $3, $1, $2 #0x0008
6
   add
         \$3, \$3, \$1 #0x000b
        \$3, \$1, \$3 \#0x000e
7
   add
         \$3, \$3, \$3 \#0x001c
8
   add
         \$3, \$3, \$3 #0x0038
9
   add
10
         \$3, \$3, \$3 \#0x0070
   add
11
   add
         $3, $3, $3 #0x00e0
12
   halt
```

```
ireg_Aireg_Bireg_Cidaidd _iwireCligr1 :gr2 :gr3
        id ir
00:00000000000000000:xxxx :xxxx :xxxx :xxxx:x:xxxx:0000:0000:0000
01:0100100100000001:0000
                         :0000
                               :xxxx :xx:xxxx:0:xxxx:0000:0000:0000
02:0100101000000001:0000
                         .0001
                               \cdot0000
                                     :00:0000:0:xxxx:0000:0000:0000
03:0100001100010010:0000
                         :0001
                               :0001
                                     :01:0000:0:0000:0000:0000:0000
04:0100000100100011:0001
                         :0001
                               :0001 :01:0000:0:0001:0000:0000:0000
05:0100001000110001:0001
                               :0002
                                    :02:0000:0:0001:0001:0000:0000
                         :0002
06:0100001100010010:0002
                         :0003
                               :0003
                                     :03:0000:0:0002:0001:0001:0000
07:0100001100110001:0003
                         :0005
                               :0005
                                     :05:0000:0:0003:0001:0001:0002
08:0100001100010011:0008
                         :0003
                               :0008
                                     :08:0000:0:0005:0003:0001:0002
09:0100001100110011:0003
                         :000Ъ
                               :000Ъ
                                     :0b:0002:0:0008:0003:0005:0002
Oa:0100001100110011:000e
                                    :0e:0002:0:000b:0003:0005:0008
                         :000e
                               :000e
ОЪ:0100001100110011:001с
                         :001c
                               :001 c
                                     :1c:0002:0:000e:0003:0005:000b
0c:0100001100110011:0038
                         :0038
                               :0038
                                     :38:0008:0:001c:0003:0005:000e
04:0000100000000000:0070
                         :0070
                               :0070
                                     :70:000b:0:0038:0003:0005:001e
0e:0000000000000000:0000
                         :0000
                               :00e0
                                     :e0:000e:0:0070:0003:0005:0038
Of:0000000000000000:0000
                         :0000
                               :0000
                                     :00:0000:0:00e0:0003:0005:0070
:0000 :0000 :00:0000:0:0000:0003:0005:00e0
ISim>
```

图 6: all data are correctly forwarded

这里重点测试了数据旁路。

指令2-6测试了两个操作数同时需要旁路的情况。

指令 6-11 测试了多次更新某个通用寄存器时旁路的优先级,应该从最近被修改的寄存器那里获取数值。

# Testing branch hazard



图 7: 前三个地址单元的内存读写波形图

# 测试代码 branch.asm

```
0
1
  store $1, $0, 0
2
  add
         $3, $3, $3 # 0x0006
3
  add
         $2, $3, $2 # 0x0004
4
5
         1
                      # flush
         $3,3
                      # 0x0003
6
  addi
7
         $2,2
                      # 0 x ff f e
   subi
         $0,1
8
  bn
   store $2, $0, 2
10
  store $3, $0, 3
11
  halt
```

```
00:000000000000000:xxxx :xxxx :xxxx:x:xxxx:0000:0000:0000
01:110000000000110:0000 :0000 :xxxx :xx:xxxx:0:xxxx:0000:0000:0000
02:0001100100000000:0000
                        :0006
                              :0000
                                    :00:xxxx:0:xxxx:0000:0000:0000
03:0100001100110011:0000
                                    :06:xxxx:0:0000:0000:0000:0000
                        \cdot0000
                              .0006
06:00000000000000:0000
                                    :00:0000:0:0006:0000:0000:0000
                        \cdot0000
                              .0000
07:0100101100000011:0000
                         :0000
                              :0000
                                    :00:0000:0:0000:0000:0000:0000
08:0101101000000010:0000 :0003
                              :0000
                                    :00:0000:0:0000:0000:0000:0000
09:1110000000000001:0000 :0002
                              :0003
                                    :03:0000:0:0000:0000:0000:0000
0a:0001101000000010:0000
                         :0001
                               fffe
                                    :fe:0000:0:0003:0000:0000:0000
ОЪ:0001101100000011:0000
                        :0002
                              :0001
                                    :01:0000:0:fffe:0000:0000:0003
01:0000000000000000:0000
                        :0003
                              :0002
                                    :02:fffe:0:0001:0000:fffe:0003
02:0001100100000000:0000
                                    :03:0003:0:0002:0000:fffe:0003
                         :0000
                               0003
03:0100001100110011:0000
                                    :00:0003:0:0003:0000:fffe:0003
                        :0000
                              \cdot0000
04:0100001000110010:0003
                        :0003
                               0000
                                    :00:0000:1:0000:0000:fffe:0003
05:1100000000001001:0006
                         :fffe
                               0006
                                    :06:0000:0:0000:0000:fffe:0003
06:110000000000001:0000
                                    :04:0000:0:0006:0000:fffe:0003
                        :0009
                              :0004
07:0100101100000011:0000
                                    :09:0000:0:0004:0000:fffe:0006
                        :0001
                               0009
09:0000000000000000:0006
                               0001
                                    :01:0000:0:0009:0000:0004:0006
                        :0003
                                    :07:0000:0:0001:0000:0004:0006
0a:0001101000000010:0000
                        :0000
                              :0007
ОЪ:0001101100000011:0000
                        :0002
                               0000
                                    :00:0000:0:0007:0000:0004:0006
0c:0000100000000000:0000
                               0002
                                    :02:0004:1:0000:0000:0004:0006
                        :0003
04:000000000000000:0000
                         :0000
                              :0003
                                    :03:0006:1:0002:0000:0004:0006
0e:0000000000000000:0000
                        :0000
                              :0000
                                    :00:0006:0:0003:0000:0004:0006
Of:00000000000000000:0000 :0000 :00:0006:0:0000:0000:0004:0006
ISim>
```

图 8: flush when branch predict is wrong

这里重点测试了跳转后是否存在对涉及通用寄存器和数据内存的非法写入,以及有没有非法的跳转(指令5)。经测试,跳转后没有非法的写入操作,指令5也没有真正被执行。第二次执行指令9时,因为没有成功跳转,所以不需要清除流水线。内存读写波形图见图7。

### **Testing halt**

#### 测试代码 halt.asm

```
0 ldih
                    #  $1 = 0xbe00
 addi
        $1, 239
                    # $1 = 0xbeef
  halt
                    # gr and mem
        $1, 1
  store $1, $0, 0
                    #
                     cannot be
  store $1, $0, 1
                    # written
  store $1, $0, 2
                   # after halt
  store $1, $0, 3
                   # instruction.
```

```
:reg_A:reg_B:reg_C:da:dd :w:reC1:gr1
        id_ir
00:00000000000000000:xxxx :xxxx :xx:xx:x:xx:x:xxxx:0000
01:1000000110111110:0000
                               :xxxx :xx:xxxx:0:xxxx:0000
                         \cdot0000
02:0100100111101111:0000
                         :be00
                                0000
                                      :000:xxxx:0:xxxx:0000
03:0000100000000000:be00
                         :00ef
                               :be00 :00:xxxx:0:0000:0000
04:0010100100010001:0000
                         :0000
                               :beef :ef:xxxx:0:be00:0000
05:0001100100000000:beef
                         :0001
                                :0000 :00:xxxx:0:beef:be00
06:0001100100000001:0000
                         :0000
                               :5f77 :77:xxxx:0:0000:beef
06:0001100100000010:0000
                         :0001
                               :0000 :00:5f77:0:5f77:beef
06:0001100100000010:0000
                         :0002
                                :0001 :01:5f77:0:0000:beef
06:0001100100000010:0000
                         :0002
                               :0002 :02:beef:0:0001:beef
06:0001100100000010:0000 :0002 :0002 :02:beef:0:0002:beef
ISim>
```

图 9: halt

对于流水线 CPU,一条指令需要分多个阶段执行,因此取指导停机指令后还不能立即停下。如果 halt 指令后没有写加上三个 nop,在装入指令寄存器之后,由于指令内存可能未初始化为 0,halt 后可能 跟有 store,涉及到对数据内存的写入操作,破坏原始数据。因此要禁止在 halt 后对内存的写操作。这里 重点测试了 halt 指令后,是否存在对数据内存的非法写入。由于写回操作是最后一个阶段,肯定在 halt 指令完全经过流水线之后,因此一般通用寄存器不会被修改。

# 3.2.2 复杂指令测试

#### sort

测试代码及初始内存见附录,运行结束后,数据内存的结果如下:

|      | 0    | 1    | 2    | 3    | 4    | 5    | 6    | 7    |
|------|------|------|------|------|------|------|------|------|
| 0x0  | DDDD | DDDD | 0001 | 0003 | 0004 | 0005 | 0006 | 0009 |
| 0x8  | 000A | 0011 | DDDD | DDDD | DDDD | DDDD | DDDD | DDDD |
| 0x10 | DDDD |
| 0x18 | DDDD |

图 10: 数据内存的结果

#### inst test

测试代码及初始内存见附录,运行结束后,数据内存的结果如下:

|      | 0    | 1    | 2    | 3    | 4    | 5    | 6    | 7    |
|------|------|------|------|------|------|------|------|------|
| 0x0  | FFFD | 0004 | 0005 | C369 | 69C3 | 0041 | FFFF | 0001 |
| 0x8  | DDDD |
| 0x10 | B600 | 0001 | 0005 | 0001 | FFFF | FFFE | 4141 | EBEB |
| 0x18 | AAAA | C369 | 86D2 | 3690 | 8000 | C369 | 61B4 | 00C3 |
| 0x20 | 0001 | C369 | 86D2 | E900 | 8000 | 69C3 | 5386 | 4300 |
| 0x28 | 0000 | C369 | E1B4 | FFC3 | FFFF | 69C3 | 34E1 | 0069 |
| 0x30 | 0000 | DDDD |
| 0x38 | 0030 | DDDD |
| 0x40 | DDDD |

图 11: 数据内存的结果

这里未定义的内存初始化为 0xdddd。运行结果除了地址为 0x5 的内存单元外,与复杂指令测试【origin】中得 dmem.mem.master 的结果完全一致。与《测试结果.doc》不一致的内存单元有0x23,0x26,0x27,0x28,这部分涉及的指令是 sla,我实现的方式是 ALUo = {operand[15], operand[14:0] << shift},估计《测试结果.doc》所采用的实现方式是 ALUo = \$signed(operand) <<< shift,因此会有不同。实际上,\$signed(operand) <<< shift = operand << shift。我更倾向于算术左移操作保留符号位,等价于算术上乘以 2,因此在这里保留不同结果。

# gcd&lcm

测试代码及初始内存见附录,运行结束后,数据内存的结果如下:

|      | 0    | 1    | 2    | 3    | 4    | 5    | 6    | 7    |
|------|------|------|------|------|------|------|------|------|
| 0x0  | 0000 | 0020 | 0018 | 8000 | 0060 | 0000 | DDDD | DDDD |
| 0x8  | DDDD |
| 0x10 | DDDD |
| 0x18 | DDDD |

图 12: 数据内存的结果

这个程序是求:数字 0x20 和数字 0x18 的最大公约数和最小公倍数。最大公约数求出是 0x0008,最小公倍数是 0x0060。

#### add64b

测试代码及初始内存见附录,运行结束后,数据内存的结果如下:

|   | 0000 | FFFE | FFFE | FFFE |
|---|------|------|------|------|
| + | 0000 | FFFF | FFFF | FFFF |
|   | 0001 | FFFE | FFFE | FFFD |

|      | 0    | 1    | 2    | 3    | 4    | 5    | 6    | 7    |
|------|------|------|------|------|------|------|------|------|
| 0x0  | FFFE | FFFE | FFFE | 0000 | FFFF | FFFF | FFFF | 0000 |
| 0x8  | FFFD | FFFE | FFFE | 0001 | DDDD | DDDD | DDDD | DDDD |
| 0x10 | DDDD |
| 0x18 | DDDD |

图 13: 数据内存的结果

0x0-0x3 为被加数, 0x4-0x7 为加数, 0x8-0xb 为求和结果。三个 64 位整数都是按小端模式 (Little-Endian) 存放。

#### bubble

测试代码及初始内存见附录,运行结束后,数据内存的结果如下:

|      | 0    | 1    | 2    | 3    | 4    | 5    | 6    | 7    |
|------|------|------|------|------|------|------|------|------|
| 0x0  | 000A | 69C3 | 6152 | 5555 | 2895 | 2369 | 1057 | OFFF |
| 0x8  | 0060 | 0005 | 0004 | DDDD | DDDD | DDDD | DDDD | DDDD |
| 0x10 | DDDD |
| 0x18 | DDDD |

图 14: 数据内存的结果

0x0 单元表示有 10 个数要排序。运行完后,数据已经有序的(降序)。

# 3.3 开发板的显示效果

- SW7 为 Debug, 0 表示选择自动时钟, 1 为选择手动时钟, 按下并释放中间的 BTN(B8) 可以让手动时钟翻转一次;
- SW6 为 enable, SW5 为 start, 若要使能并开始运行, 需要把这两个开关打开;
- 按下 BTNU 可以重置 CPU,由于我使用 IP core 生成内存时没有加入 RESET 功能,所以内存数据不会重置。
- SW3-SW0 为 select[3:0] 用于选择在数码管上显示的数据,定义见附录 PCPU.v,
- SW4 为选择显示通用寄存器,当 SW4 打开时,结合 SW2-SW0 可以选择 0-7 号通用寄存器。

5个复杂指令测试生成的 bit 文件以及仿真测试输出的 dmem.mem.master 文件均已提交至 ftp result 目录下,并且已经上传至我的 github: https://github.com/SimonFang1/Pipeline-RISC-CPU。 烧入 add64b 对应的 bit 文件,运行程序,运行结束后,通用寄存器的结果显示如下:



图 15: 通用寄存器 gr[0:7] 的最终结果

运行结束后, pc 和 wb\_ir 的结果显示如下:



图 16: pc 的最终结果

图 17: wb\_ir 的最终结果

# 四、实验感想

本次实验实现了一个基于精简指令集的流水线 CPU,可以正确有序地执行输入指令,经仿真测试和板级综合验证,通过了 5 个复杂指令测试,进一步提高了我利用 verilog 语言设计并实现较复杂硬件系统的能力。

实验实现的 CPU 具备很弱的分支预测功能,即在发生分支跳转时,也能先把 pc+1, pc+2, pc+3 的指令先装入流水线,对 b 类型的指令具有一定的分支预测功能,而对 j 类型的指令则是 100% 错误预测率。

如果要进一步改进流水线 CPU,可以增强分支预测的功能。支持 j(jump) 指令的分支预测比较简单。j 指令可以在译码阶段获取立即数得到 pc 下个时钟周期的值。j 指令没有分支,能做到 100% 的正确预测率。jr(jmpr) 指令需要读取寄存器,也有可能有读取冒险,有不确定性,因此考虑和 b 类型的指令一起用预测跳转表的值进行预测。支持 b 类型的指令需要若干个预测跳转表,按照最近最少使用 (LRU) 的原则,为所有的 jr 指令,b 类型的指令分配预测跳转表。在取指阶段直接从预测跳转表跳中确定 pc 下个时钟周期的值,如果缺失,则使用 pc+1 作为默认值。

一般情况下,在 load 指令后需要立即使用寄存器值的话,需要延迟一个时钟周期,但是 store 指令除外,如果需要把某个内存单元的值写到另一个内存单元,那么两个连续的 load 和 store 指令执行起来不需要延迟一个时钟。但是,如果通过 load 指令更新了某个寄存器,而这个寄存器的值是 store 指令寻址的基地址,那么两个连续的 load 和 store 指令之间还是会有一个延迟。

本以为通过了 inst\_test 这一复杂指令测试,其他复杂指令测试应该都能通过。但是通过 sort 测试,出现了不能停机的情况。这是由于更新 pc 时,没有充分考虑条件判断的优先级,在这个测试中,需要通过 bz 指令进行条件跳转,实际上判断跳转时,bz 指令已经进入了 mem\_ir,而此时 id\_ir 的指令是 load,代取指的指令和 load 之间存在冒险,需要延迟,pc 需要保持不变。如果判断时,后者(stall)的优先级比前者(pc 跳转)高,就会出现上述无法停机的情况。

所有涉及到立即数的指令,立即数的表示形式都是无符号整数,这是考虑到 addi 指令需要和 ldih 指令配合来实现一个 16 位立即数,如果实现成有符号整数,那么 addi 的时候就会在高位补 0xff,破坏 ldih 所读入的立即数。

经过实验验证并结合我的分析,我认为:使用 always @\* 语句生成组合电路时,不完整的条件语句会导致 latch,但是 always @(posedge clk) 结合非阻塞赋值 <= 生成的触发器可以没有完整的条件分支。因为这些语句生成的是触发器,分支中赋值的语句的右值作为数据选择器的输入,判断条件通过编码变成一个个选择信号,如果有不完整的条件分支就需要为触发器加一个使能端,为以上条件使能;如果条件分支完整,那么这个触发器不需要使能端,或者令使能端一直处于使能状态。本实验中,我在设计触发器部分时,由于需要保持原来的数据,条件分支没有写完整,但最后也没有任何 warning 提示生成了latch;相反在利用 always @\* 设计的组合逻辑部分,如果在某个条件分支里写了类似 x = x 这样的代码,即使条件完整,也会有 warning 提示生成了 latch。

实验中使用了 Core\_Gernerate 生成了 IP,使用了 coe 文件初始化内存。根据我的理解,IP 可以生成一些高级模块的代码,从而进一步完成更加复杂的设计,比如生成一些浮点运算的模块。这可以帮助设计人员减少开发周期,更加快速地设计一些硬件系统。本实验中指令内存被设计为只读的,而数据内存被设计为可读可写的。

# 附录

# A 复杂指令测试

#### A.1 init test

# 测试指令

```
$7, 16
 0 addi
                     # $7 = 0x10
 1 ldih
                     # $1 = 0xb600
        $1, 182
 2 store $1, $7, 0
                     # str to mem10
                     # $1 = 0 x f f f d = -3
3 load
        $1, $0, 0
        $2, $0, 1
                     # $2 = 4
 4 load
5 addc
        $3, $1, $2
                     # $3 = 1, cf = 1
  store $3, $7, 1
                     # str to mem11
 6
                     # $3 = 5, cf = 0
7
  addc $3, $0, $2
  store $3, $7, 2
                     # str to mem12
8
                     # $1 = 5
        $1, $0, 2
  load
        $3, $1, $2
10
  subc
                     # $3 = 1, cf = 0
11
  store $3, $7, 3
                     # str to mem13
         $3, $2, $1
                     # \$3 = -1, cf = 1
12
  sub
13
   store $3, $7, 4
                     # str to mem14
  subc $3, $2, $1
14
                     # $3 = -2, cf = 1
  store $3, $7, 5
15
                     # str to mem15
                     # $1 = 0xc369
16 load $1, $0, 3
        $2, $0, 4
                     # $2 = 0x69c3
17 load
18 and
         $3, $1, $2
                     # $3 = 0x4141
                     # str to mem16
19 store $3, $7, 6
20 or
         $3, $1, $2
                     # $3 = 0xebeb
  store $3, $7, 7
21
                     # str to mem17
         $3, $1, $2
                     # $3 = 0xaaaa
  xor
23
  store $3, $7, 8
                     # str to mem18
  s11
         $3, $1, 0
                     # $3 = 0xc369
  store $3, $7, 9
25
                     # str to mem19
         $3, $1, 1
                     # $3 = 0x86d2
26
  s11
                    # str to mem1a
27
   store $3, $7, 10
  s11
        $3, $1, 4
                     # $3 = 0x3690
28
  store $3, $7, 11
29
                     # str to mem1b
30
         $3, $1, 15
                     # $3 = 0x8000
  s11
31
  store $3, $7, 12
                     # str to mem1c
32
  sr1
        $3, $1, 0
                     # $3 = 0xc369
33
  store $3, $7, 13
                     # str to mem1d
         $3, $1, 1
34
                     # $3 = 0x61b4
   store $3, $7, 14
35
                     # str to mem1e
         $3, $1, 8
                     # $3 = 0x00c3
36
   srl
  store $3, $7, 15
                     # str to mem1f
37
                     # $3 = 0x0001
         $3, $1, 15
38
   srl
                     # $7 = 0x20
  addi $7, 16
39
40 store $3, $7, 0
                     # str to mem20
         $3, $1, 0
                     # $3 = 0xc369
41 sla
42 store $3, $7, 1
                     # str to mem21
         $3, $1, 1
                     # $3 = 0x86d2
43 sla
44 store $3, $7, 2
                     # str to mem22
45 sla
         $3, $1, 8
                     # $3 = 0xe900
46 store $3, $7, 3
                     # str to mem23
                     # $3 = 0x8000
47
  sla
         $3, $1, 15
                     # str to mem24
  store $3, $7, 4
48
                     # $3 = 0x69c3
         $3, $2, 0
49
  sla
                     # str to mem25
  store $3, $7, 5
50
                     # $3 = 0x5386
  sla
         $3, $2, 1
51
52
  store $3, $7, 6
                     # str to mem26
53
  sla
         $3, $2, 8
                     # $3 = 0x4300
                     # str to mem27
54
  store $3, $7, 7
55
  sla
         $3, $2, 15
                     # $3 = 0x0000
  store $3, $7, 8
56
                     # str to mem28
         $3, $1, 0
                     # $3 = 0xc369
57 sra
```

```
58 store $3, $7, 9
                       # str to mem29
          $3, $1, 1
59 sra
                       # $3 = 0xe1b4
60 store $3, $7, 10
                       # str to mem2a
          $3, $1, 8
61 sra
                       # $3 = 0xffc3
                       # str to mem2b
62 store $3, $7, 11
                       # $3 = 0 x f f f f
63 sra
          $3, $1, 15
64 store $3, $7, 12
                      # str to mem2c
          $3, $2, 0
                       # $3 = 0x69c3
65 sra
66 store $3, $7, 13
                      # str to mem2d
          $3, $2, 1
                       # $3 = 0xe1b4
67 sra
68 store $3, $7, 14
                       # str to mem2e
          $3, $2, 8
                       # $3 = 0 x ff c 3
69 sra
70 store $3, $7, 15
                       # str to mem2f
71 addi $7, 16
                       # $7 = 0x30
72 sra
          $3, $2, 15
                       # $3 = 0 x f f f f
73 store $3, $7, 0
                       # str to mem30
          $1, $0, 5
74 load
                       # $1 = 0x41
          $2, $0, 6
75 load
                       # $2 = 0 x f f f f
         $3, $0, 7
76 load
                       # $3 = 0x1
77 jump
         79
                       # j to 0x4f
78 store $7, $7, 1
                       # flush
79 jmpr
         $1, 16
                       # j to 0x51
80 store $7, $7, 2
                       # flush
                       # $4 = 0x0, cf = 1
81 add
          $4, $2, $3
82 bnc
          $1,40
                       # ! j to 0x69
83 bc
          $1, 20
                       # i to 0x55
84 store $7, $7, 3
                       # flush
85 add
          $4, $3, $3
                       # $4 = 0x2, cf = 0
86 bc
          $1, 40
                       # ! j to 0x69
87 bnc
          $1, 24
                       # j to 0x59
88 store $7, $7, 4
                       # flush
89 cmp
          $3, $3
                       \# zf = 1, nf = 0
90 bnz
          $1, 40
                       # !j to 0x69
91 bz
          $1, 28
                       # j to 0x5d
92 store $7, $7, 5
93 cmp $4, $3
                       # flush
                       \# zf = 0, nf = 0
94 bz
          $1, 40
                       # !j to 0x69
          $1, 32
95 bnz
                       # j to 0x61
96 store $7, $7, 6
                       # flush
97 cmp
          $3, $4
                       \# zf = 0, nf = 1
98 bnn
          $1,40
                       # !j to 0x69
99 bn
          $1,36
                       # j to 0x65
100 store $7, $7, 7
                       # flush
101 cmp
          $4, $3
                       \# zf = 0, nf = 0
102 bn
          $1, 40
                       # ! j to 0x69
103 bnn
          $1, 39
                       # j to 0x68
104 store $7, $7, 8
                       # str to mem38
105 halt
```

# 初始内存,未指定地址的默认值为 0xdddd

```
1 00 fffd
2 01 0004
3 02 0005
4 03 c369
5 04 69c3
6 05 0041
7 06 ffff
8 07 0001
```

# A.2 gcd & lcm

# 测试指令

```
0 load
          $1, $0, 1
                      # $1 = 0x0020
1 load
          $2, $0, 2
                      # $2 = 0x0018
          $3, $0, $1 # (1)
 2 add
         $1, $1, $2 #
$0, 9 #
3 sub
4 bz
                      # jump to (2)
         $0, 2
$1, $0, $2
5 bnn
                      # jump to (1)
 6
  add
          $2, $0, $3
   add
  jump
         2
                      # jump to (1)
   store $2, $0, 3
                      # (2)
         $1, $0, 1
$2, $0, 2
10 load
11 load
         $4, 1
12 addi
                      # (3)
13 sub
          $2, $2, $3
14 bz
          $0, 16
                      # jump to (4)
15 jump
         12
                      # jump to (3)
```

```
16 subi
         $4, 1
                    # (4)
17 bn
         $0, 20
                    # jump to (5)
18 add
         $5, $5, $1
19 jump
        16
                    # jump to (4)
20 store $5, $0, 4
                    # (5)
21 load
        $1, $0, 3
                    # gcd
        $2, $0, 4
22 load
                    # lcm
23 halt
```

# 初始内存,未指定地址的默认值为 0xdddd

```
1 00 0000
2 01 0020
3 02 0018
4 03 0000
5 04 0000
6 05 0000
```

#### A.3 add64b

# 测试指令

```
$4,4
 0 addi
           $1, $0, 0 # (1)
 1 load
 2 load
           $2, $0, 4
 3 add
           $3, $1, $2
 4 bnc
           $5,6
                         # jump to (2)
 5 addi
           $6,1
                         # carry
           $3, $3, $7 # (2)
 6 add
           $5, 11
 7
                         # jump to (3)
   bnc
          $6,0
                         #
 8
   subi
 9
           $5, 11
                         # jump to (3)
   bnz
10 addi
           $6, 1
                         #
11 sub $7, $7, $7 # (3)
12 add $7, $7, $6 #
13 sub $6, $6, $6 #
14 store $3, $0, 8 #
```

```
15 addi $0, 1 #
16 cmp $0, $4 #
17 bn $5, 1 # jump to (1)
18 halt
```

#### 初始内存,未指定地址的默认值为0xdddd

```
1 00 fffe
2 01 fffe
3 02 fffe
4 03 0000
5 04 ffff
6 05 ffff
7 06 ffff
8 07 0000
```

# A.4 bubble

# 测试指令

```
0 load
         $3, $0, 0 # $3 = 10
         $3,2
1 subi
                    # $3 = 8
         $1, $0, $0
 2 add
         $2, $3, $0 # (1)
3 add
 4 load
         $4, $2, 1
                    # (2)
5 load
         $5, $2, 2
 6 cmp
         $5, $4
         $0, 10
7 bn
                    # jump to (3)
8 store $4, $2, 2
  store $5, $2, 1
9
10 subi
         $2, 1
                    # (3)
11 cmp
         $2, $1
12 bnn
         $0,4
                    # jump to (2)
13 addi
         $1, 1
         $3, $1
14 cmp
```

```
15 bnn $0, 3 # jump to (1)
16 halt
```

# 初始内存,未指定地址的默认值为 0xdddd

```
1 00 000a

2 01 0004

3 02 0005

4 03 2369

5 04 69c3

6 05 0060

7 06 0fff

8 07 5555

9 08 6152

10 09 1057

11 0a 2895
```

#### A.5 sort

#### 测试指令 0 addi \$1,9 1 addi \$2,9 2 jump 5 # jump to start 3 subi \$1, 1 # new round \$7, 18 \$3, \$0, 0 4 **bz** # jump to end 5 load # start 6 load \$4, \$0, 1 cmp \$3, \$4 bn \$7, 11 store \$3, \$0, 1 8 # jump to NO\_op bn 9 store \$4, \$0, 0 10 \$0,1 11 addi # NO\_op \$0, \$2 12 **cmp** 13 **bn** \$7, 17 # jump to continue 14 **subi** \$2, 1

```
15 sub $0, $0, $0
16 jump 3 # jump to new round
17 jump 5 # continue, jump to
start
18 halt
```

初始内存,未指定地址的默认值为 0xdddd

```
1 00 000a
2 01 0009
3 02 0006
4 03 0005
5 04 0001
6 05 0004
7 06 0003
8 07 0011
```

#### B 设计代码

其他模块见上次的实验报告,这次改动不大,可以到项目主页 https://github.com/SimonFang1/Pipeline-RISC-CPU去查看,这里只贴出 PCPU.v 文件:

```
'timescale 1ns / 1ps
   'include "header.v"
2
   module PCPU(
3
       input clock,
5
       input [15:0] d_datain,
       input enable,
6
7
       input [15:0] i_datain,
8
       input reset,
 9
       input [3:0] select_y ,
10
       input start,
11
       output [7:0] d_addr,
12
       output [15:0] d_dataout,
13
       output d_we,
14
       output [7:0] i_addr,
15
       output reg [15:0] y,
       input show_gr
16
17
   );
       reg [7:0] pc;
18
       reg [15:0] id_ir, ex_ir, mem_ir, wb_ir;
reg [15:0] reg_A, reg_B, reg_C, reg_C1;
19
20
21
       reg [15:0] smdr, smdr1;
22
       reg [2:0] flags; // flag[0]-CF, flag[1]-ZF, flag[2]-NF
       'define CF
23
                         flags [0]
       'define ZF
                         flags[1]
24
       'define NF
25
                         flags [2]
26
       reg dw;
27
       wire [15:0] w_ALUo;
28
       wire [2:0] w_flags;
29
30
       assign d_dataout = smdr1;
31
       assign d_we = dw;
32
       assign d_addr = reg_C[7:0];
33
       assign i_addr = pc;
34
       //************ CPU control *********//
35
36
       reg state , next_state;
37
       always @(posedge clock) begin
38
            if (reset)
39
                state <= 'idle;
```

```
40
             else
41
                 state <= next_state;
42
        end
43
44
        always @(*) begin
45
            case (state)
                 'idle :
46
                     if ((enable == 1'b1)
47
                     && (start == 1'b1))
48
49
                          next_state = 'exec;
50
                     else
51
                          next_state = 'idle;
                 'exec :
52
                     if ((enable == 1'b0)
53
54
                     | | wb_ir['I_OP] == 'HALT|
                          next_state = 'idle;
55
56
                     else
57
                          next_state = 'exec;
58
            endcase
59
        end
60
        //******* General Register *******//
61
62
        reg [15:0] gr [0:7];
                     **** WB *********//
63
        always @(posedge clock or posedge reset) begin
64
65
            if (reset) begin
                 gr[0] \le 0; gr[1] \le 0; gr[2] \le 0; gr[3] \le 0;
66
67
                 gr[4] \le 0; gr[5] \le 0; gr[6] \le 0; gr[7] \le 0;
68
            end else if (state =='exec) begin
                 case(wb_ir['I_OP])
'LOAD, 'LDIH, 'MOV,
'ADD, 'ADDI, 'ADDC,
69
70
71
                     'SUB, 'SUBI, 'SUBC,
72
                     'NOT, 'AND, 'OR, 'XOR, 'SLL, 'SLA, 'SRL, 'SRA:
73
74
75
                          gr[wb_ir['I_R1]] <= reg_C1;
76
                 endcase
            end
77
78
        end
79
        //********** IF *********//
80
81
        wire w_data_miss;
82
        DetectLoadDataMiss pcpu_dldm_id(
83
             .peek_ir(i_datain),
84
             .prev_ir(id_ir),
85
             . miss (w_data_miss)
86
        );
87
        reg pc_jump;
88
        always @(*) begin
89
            case (mem_ir['I_OP])
90
                 'JUMP,
91
                 'JMPR: pc_jump = 1'b1;
                 'BZ: pc_jump = ('ZF == 1'b1) ? 1'b1 : 1'b0;
92
                 'BNZ: pc_jump = ('ZF == 1'b0) ? 1'b1 : 1'b0;
93
                 'BN: pc_jump = ('NF == 1'b1) ? 1'b1 : 1'b0;
94
                 'BNN: pc_jump = ('NF == 1'b0) ? 1'b1 : 1'b0;
95
                 'BC: pc_jump = ('CF == 1'b1) ? 1'b1 : 1'b0;
96
                 'BNC: pc_jump = ('CF == 1'b0) ? 1'b1 : 1'b0;
97
98
                 default: pc_jump = 1'b0;
99
            endcase
100
        end
101
        always @(posedge clock or posedge reset) begin
102
            if (reset) begin
                 id_ir <= 16'b0000_0000_0000_0000;
103
                 pc \le 8'b0000\_0000;
104
105
            end else if (state =='exec) begin
```

```
106
                //imcomplete else is ok, pc and id_ir are flip-flops
107
                 id_{ir} \le (pc_{jump} \mid | w_{data_{miss}}) ? {'NOP, 11'd0} : i_{datain};
108
                 if (pc_jump) begin
109
                     pc \le reg_C[7:0];
110
                 end else begin
                      if (wb_ir['I_OP] != 'HALT && !w_data_miss)
111
112
                          pc \le pc + 1'b1;
113
                 end
114
            end
115
        end
116
        //*********** ID *********//
117
        // store[R1] - 0, INST[R2] - 1, INST[R3] - 2
118
        wire [3:0] w_rgra [1:2];
119
120
        wire [2:0] w_dirty [0:2];
121
122
        DetectWBData pcpu_dwbd_ex_0(
123
             .gra(id_ir['I_R1]),
             .prev_ir(ex_ir),
124
125
             . dirty (w_dirty [0][0])
126
127
        DetectWBData pcpu_dwbd_mem_0(
128
             .gra(id_ir['I_R1]),
129
             .prev_ir(mem_ir),
130
             . dirty(w_dirty[0][1])
131
132
        DetectWBData pcpu_dwbd_wb_0(
133
             .gra(id_ir['I_R1]),
134
             .prev_ir(wb_ir),
135
             . dirty (w_dirty [0][2])
136
        );
137
        ParseReadGR pcpu_parseRGR(
138
139
             .ir(id_ir),
140
             . gra1 (w_rgra [1]) ,
141
             . gra2 (w_rgra [2])
142
        DetectWBData pcpu_dwbd_ex_1(
143
144
             .gra(w_rgra[1][2:0]),
             .prev_ir(ex_ir),
145
146
             . dirty (w_dirty [1][0])
147
148
        DetectWBData pcpu_dwbd_mem_1(
149
             .gra(w_rgra[1][2:0]),
150
             .prev_ir(mem_ir),
151
             . dirty (w_dirty [1][1])
152
153
        DetectWBData pcpu_dwbd_wb_1(
154
             .gra(w_rgra[1][2:0]),
155
             .prev_ir(wb_ir),
156
             . dirty (w_dirty [1][2])
157
158
        DetectWBData pcpu_dwbd_ex_2(
159
             .gra(w_rgra[2][2:0]),
160
             .prev_ir(ex_ir),
             . dirty (w_dirty [2][0])
161
162
163
        DetectWBData pcpu_dwbd_mem_2(
164
             .gra(w_rgra[2][2:0]),
             .prev_ir(mem_ir),
165
166
             . dirty (w_dirty [2][1])
167
168
        DetectWBData pcpu_dwbd_wb_2(
169
             .gra(w_rgra[2][2:0]),
170
             .prev_ir(wb_ir),
171
             . dirty (w_dirty [2][2])
```

```
172
173
174
        always @(posedge clock or posedge reset) begin
175
            if (reset) begin
176
                 ex_{ir} \le 16'd0;
            end else if (state =='exec) begin
177
178
                 ex_{ir} \le pc_{jump} ? {'NOP, 11'd0} : id_{ir};
                 if (id_ir['I_OP] == 'STORE) begin
179
180
                    if (w_dirty[0][0])
181
                         smdr <= w_ALUo;
182
                     else if (w_dirty[0][1])
                         smdr \le reg_C
183
184
                     else if (w_dirty[0][2])
                         smdr \le reg_C1;
185
186
                     else
187
                         smdr <= gr[id_ir['I_R1]];</pre>
188
                end
189
                // incomplete else, default is okay,
                 // because smdr, reg_A and reg_B are flip-flops
190
191
                if (w_rgra[1][3]) begin
192
                     case (w_rgra [1][2:0])
                         'P_NULL: reg_A <= 16'd0;
193
                         'P_VAL3: reg_A <= id_ir['I_VAL3];
194
195
                         'P_VAL2: reg_A <= id_ir['I_VAL2];
196
                         'P_IMDT: reg_A <= id_ir['I_IMDT];
197
                         'P_HIMDT: reg_A \le \{id_ir['I_IMDT], 8'd0\};
198
                     endcase
199
                end else begin
200
                     if (w_dirty[1][0])
201
                         reg_A \le w_ALU_0;
202
                     else if (w_dirty[1][1])
                         reg_A <= mem_ir['I_OP] == 'LOAD ? d_datain : reg_C;</pre>
203
204
                     else if (w_dirty[1][2])
205
                         reg_A \le reg_C1;
206
                     else
207
                         reg_A <= gr[w_rgra[1][2:0]];
208
                end
209
                if (w_rgra[2][3]) begin
210
                     case (w_rgra [2][2:0])
                         'P_NULL: reg_B \le 16'd0;
211
212
                         'P_VAL3: reg_B <= id_ir['I_VAL3];
213
                         'P_VAL2: reg_B <= id_ir['I_VAL2];
214
                         'P_IMDT: reg_B <= id_ir['I_IMDT];
215
                         'P_HIMDT: reg_B <= {id_ir['I_IMDT], 8'd0};
216
                     endcase
217
                end else begin
218
                     if (w_dirty[2][0])
                         reg_B <= w_ALUo;</pre>
219
220
                     else if (w_dirty[2][1])
                         reg_B <= mem_ir['I_OP] == 'LOAD ? d_datain : reg_C;</pre>
221
222
                     else if (w_dirty[2][2])
223
                         reg_B \le reg_C1;
224
                     else
225
                         reg_B \le gr[w_rgra[2][2:0]];
226
                end
227
            end
228
        end
229
        230
231
        wire strAfterLd =
            ex_ir['I_OP] == 'STORE &&
232
233
            mem_ir['I_OP] == 'LOAD &&
234
            ex_{ir}['I_R1] == mem_{ir}['I_R1];
235
        wire updateZFNF =
            !(ex_ir['I_OP] == 'BN || ex_ir['I_OP] == 'BNN ||
236
237
                ex_ir['I_OP] == 'BZ \mid\mid ex_ir['I_OP] == 'BNZ \mid\mid
```

```
238
                 ex_{ir}['I_OP] == 'BC \mid | ex_{ir}['I_OP] == 'BNC);
239
        wire updateCF =
             ex_ir['I_OP] == 'ADD || ex_ir['I_OP] == 'SUB ||
240
             ex_ir['I_OP] == 'ADDI || ex_ir['I_OP] == 'SUBI ||
241
             ex_ir['I_OP] == 'ADDC \mid | ex_ir['I_OP] == 'SUBC;
242
243
        wire dwCondition =
            mem_ir['I_OP] != 'HALT &&
244
245
            wb_ir['I_OP] != 'HALT &&
            !pc_{jump} \&\& ex_{ir}['I_OP] == 'STORE;
246
247
248
        always @(posedge clock or posedge reset) begin
249
            if (reset) begin
250
                 mem_ir \le 16'd0;
            end else if (state =='exec) begin
251
252
                 mem_ir \le pc_jump ? \{'NOP, 11'd0\} : ex_ir;
253
                 reg_C <= w_ALUo;
                 if (updateZFNF)
254
                     flags[2:1] <= w_flags[2:1];
255
256
                 if (updateCF)
257
                     flags[0] \le w_flags[0];
258
                 smdr1 <= strAfterLd ? d_datain : smdr;</pre>
259
                 if (dwCondition)
260
                     dw \le 1'b1;
261
                 else
                     dw \le 1'b0;
262
263
            end
264
        end
265
        //*********** MEM *********//
266
267
        always @(posedge clock or posedge reset) begin
268
            if (reset) begin
269
                 wb_{ir} \le 16'd0;
            end else if (state =='exec) begin
270
                 if (wb_ir['I_OP] != 'HALT)
271
272
                     wb_ir <= pc_jump ? {'NOP, 11'd0} : mem_ir;
                 if (mem_ir['I_OP] == 'LOAD)
273
274
                     reg_C1 <= d_datain;</pre>
275
                 else
276
                     reg_C1 \le reg_C;
277
            end
278
        end
279
        //ALU
280
281
        reg [3:0] ALUop;
282
        always @(ex_ir or flags) begin
283
            case (ex_ir ['I_OP])
                 'LOAD, 'STORE, 'LDIH, 'BZ, 'BNZ,
284
285
                 'BN, 'BNN, 'BC, 'BNC, 'ADD,
                 'ADDI: ALUop = 'A_ADD;
286
                 'ADDC: ALUop = 'CF == 1'b1 ? 'A_ADDPLS : 'A_ADD; 'SUB, 'SUBI,
287
288
                 'CMP: ALUop = 'A_SUB;
289
                 'SUBC: ALUop = 'CF == 1'b1 ? 'A_SUBMNS : 'A_SUB;
290
                 'AND: ALUop = 'A_AND;
291
                 'XOR: ALUop = 'A_XOR;
292
                 'NOT: ALUop = 'A_NOT;
293
                 'SLL: ALUop = 'A_SLL;
294
                 'SLA: ALUop = 'A_SLA;
295
                 'SRL: ALUop = 'A_SRL;
296
                 'SRA: ALUop = 'A_SRA;
297
298
                 'OR, 'JUMP, 'MOV: ALUop = 'A_OR;
   //
299
                  default: ALUop = 'A_OR;
300
            endcase
301
        end
302
        ALU alu (
303
```

```
304
              . opcode (ALUop),
305
              . operandA (reg_A),
306
              . operandB (reg_B),
307
              . ALUo(w_ALUo),
308
              .flags(w_flags)
309
        );
310
         //******** Output *******//
311
312
         always @(*) begin
313
             if (show_gr == 1'b1) begin
314
                  case (select_y [2:0])
                       3'b000: y = gr[0];
315
                       3'b001: y = gr[1];
316
                       3'b010: y = gr[2];
317
                       3'b011: y = gr[3];
318
                       3'b100: y = gr[4];
319
320
                       3'b101: y = gr[5];
                       3'b110: y = gr[6];
321
                       3'b111: y = gr[7];
322
323
                  endcase
324
             end else begin
325
                  case (select_y)
                                          //{8'b0000_0000, pc};
326
                       4'd0: y = pc;
                       4'd1: y = id_{ir};
327
328
                       4'd2: y = ex_{ir};
329
                       4'd3: y = mem_ir;
330
                       4'd4: y = wb_{ir};
331
                       4'd5: y = reg_A;
                       4'd6: y = reg_B;
332
333
                       4'd7: y = reg_C;
334
                       4'd8: y = flags;
335
                       4'd9: y = dw;
336
                       4'd10: y = smdr;
337
                       4'd11: y = smdr1;
338
                       4'd12: y = reg_C1;
339
                       default: y = pc;
340
                  endcase
341
             end
342
        end
343 endmodule
344
345
   module ParseReadGR(
346
        input [15:0] ir,
347
         output reg [3:0] gra1,
348
         output reg [3:0] gra2
349);
350
         // gra[3] - read neg enable
                                          gra[2:0] – read address
         always @(*) begin
351
352
             case (ir ['I_OP])
353
                  'NOP,
354
                  'HALT: \{gra1, gra2\} = \{1'b1, 3'd0, 1'b1, 3'd0\};
                  'LDIH: {gra1, gra2} = {1'b0, ir['I_R1], 1'b1, 'P_HIMDT};
'JUMP,'MOV: {gra1, gra2} = {1'b1, 'P_NULL, 1'b1, 'P_IMDT};
'NOT: {gra1, gra2} = {1'b0, ir['I_R2], 1'b1, 'P_NULL};
355
356
357
                  'ADD, 'ADDC, 'SUB, 'SUBC, 'CMP, 'AND, 'OR,
358
359
                  'XOR: \{gra1, gra2\} = \{1'b0, ir['I_R2], 1'b0, ir['I_R3]\};
360
                  'ADDI, 'SUBI, 'JMPR, 'BZ, 'BNZ, 'BN, 'BNN, 'BC,
361
                  'BNC: \{gra1, gra2\} = \{1'b0, ir['I_R1], 1'b1, 'P_IMDT\};
                  'SLL, 'SLA, 'SRL, 'SRA, 'LOAD,
362
363
                  'STORE: {gra1, gra2} = {1'b0, ir['I_R2], 1'b1, 'P_VAL3};
                  default: {gra1, gra2} = {1'b1, 'P_NULL, 1'b1, 'P_NULL};
364
365
             endcase
366
        end
367
   endmodule
368
369 // The following modules will cause some warnings:
```

```
370 // WARNING: Xst:647 - Input <xxx> is never used.
371 // e.g. ir [15:0] is connected but ir [7:0] is useless.
372 // Warinings can be eliminated by rewriting the modules
373 // and the caller of the modules, but it will make the code hard to read.
374 // STUPID ISE!
375 module ParseWriteGR(
        input [15:0] ir,
376
377
        output reg [3:0] gra
378);
379
        always @(*) begin
            case (ir ['I_OP])
380
                 'LOAD, 'LDIH, 'ADD, 'ADDI, 'ADDC, 'SUB, 'SUBI, 'SUBC,
381
382
                 'AND, 'XOR, 'OR, 'NOT, 'SLL, 'SLA, 'SRL, 'SRA:
                     gra = \{1'b0, ir['I_R1]\};
383
384
                 default: gra = 4'b1000;
385
            endcase
386
        end
   endmodule
387
388
389
   module DetectLoadDataMiss(
390
        input [15:0] peek_ir,
391
        input [15:0] prev_ir,
392
        output miss
393);
394
        // In this module, the case that
395
        // prev_ir['I_OP] == 'LOAD && peek_ir['I_OP]== 'STORE &&
396
        // prev_ir['I_R1] == peek_ir['I_R1]
397
        // is ignored, since data can be forwarded
        // from d_datain, nop needn't be inserted.
398
        // See the code in EX part how smdr1 get the right data.
399
        wire nre1, nre2;
wire [2:0] rgr1, rgr2;
400
401
402
        ParseReadGR 1_parseRGR(
403
            .ir(peek_ir),
404
            .gra1({nre1, rgr1}),
405
            .gra2({nre2, rgr2})
406
        );
407
        assign miss =
        (prev_ir['I_OP] == 'LOAD &&
408
409
            ((!nre1 && prev_ir['I_R1] == rgr1) ||
410
              (!nre2 && prev_ir['I_R1] == rgr2) /* ||
411
                 (peek_ir['I_OP]== 'STORE &&
412
                  prev_ir['I_R1] == peek_ir['I_R1])*/)?
413
        1'b1 : 1'b0;
414 endmodule
415
416
   module DetectWBData(
        input [2:0] gra,
417
418
        input [15:0] prev_ir,
        output dirty
419
420 );
421
        wire nwe;
        wire [2:0] wgra;
422
423
        assign dirty = !nwe && gra == wgra;
        ParseWriteGR wb_parseWGR(
424
425
            .ir(prev_ir),
426
            .gra({nwe, wgra})
427
        );
428 endmodule
```

#### C RTL图



| top Project Status (05/02/2017 - 15:54:25) |                           |                       |                               |  |  |  |  |  |
|--------------------------------------------|---------------------------|-----------------------|-------------------------------|--|--|--|--|--|
| Project File:                              | PCPU.xise                 | Parser Errors:        | No Errors                     |  |  |  |  |  |
| <b>Module Name:</b>                        | top                       | Implementation State: | Programming File Generated    |  |  |  |  |  |
| Target Device:                             | xc6slx16-3csg324          | • Errors:             |                               |  |  |  |  |  |
| <b>Product Version:</b>                    | ISE 14.7                  | • Warnings:           |                               |  |  |  |  |  |
| Design Goal:                               | Balanced                  | Routing Results:      | All Signals Completely Routed |  |  |  |  |  |
| Design Strategy:                           | Xilinx Default (unlocked) | Timing Constraints:   | All Constraints Met           |  |  |  |  |  |
| <b>Environment:</b>                        | System Settings           | Final Timing Score:   | 0 (Timing Report)             |  |  |  |  |  |

| Device Utilization S                                            | ummary |           |             | [-]     |
|-----------------------------------------------------------------|--------|-----------|-------------|---------|
| Slice Logic Utilization                                         | Used   | Available | Utilization | Note(s) |
| Number of Slice Registers                                       | 379    | 18,224    | 2%          |         |
| Number used as Flip Flops                                       | 378    |           |             |         |
| Number used as Latches                                          | 0      |           |             |         |
| Number used as Latch-thrus                                      | 0      |           |             |         |
| Number used as AND/OR logics                                    | 1      |           |             |         |
| Number of Slice LUTs                                            | 938    | 9,112     | 10%         |         |
| Number used as logic                                            | 937    | 9,112     | 10%         |         |
| Number using O6 output only                                     | 770    |           |             |         |
| Number using O5 output only                                     | 16     |           |             |         |
| Number using O5 and O6                                          | 151    |           |             |         |
| Number used as ROM                                              | 0      |           |             |         |
| Number used as Memory                                           | 0      | 2,176     | 0%          |         |
| Number used exclusively as route-thrus                          | 1      |           |             |         |
| Number with same-slice register load                            | 0      |           |             |         |
| Number with same-slice carry load                               | 1      |           |             |         |
| Number with other load                                          | 0      |           |             |         |
| Number of occupied Slices                                       | 321    | 2,278     | 14%         |         |
| Number of MUXCYs used                                           | 168    | 4,556     | 3%          |         |
| Number of LUT Flip Flop pairs used                              | 947    |           |             |         |
| Number with an unused Flip Flop                                 | 601    | 947       | 63%         |         |
| Number with an unused LUT                                       | 9      | 947       | 1%          |         |
| Number of fully used LUT-FF pairs                               | 337    | 947       | 35%         |         |
| Number of unique control sets                                   | 13     |           |             |         |
| Number of slice register sites lost to control set restrictions | 46     | 18,224    | 1%          |         |
| Number of bonded IOBs                                           | 23     | 232       | 9%          |         |

| Number of LOCed IOBs                  | 23   | 23  | 100% |  |
|---------------------------------------|------|-----|------|--|
| Number of RAMB16BWERs                 | 0    | 32  | 0%   |  |
| Number of RAMB8BWERs                  | 2    | 64  | 3%   |  |
| Number of BUFIO2/BUFIO2_2CLKs         | 0    | 32  | 0%   |  |
| Number of BUFIO2FB/BUFIO2FB_2CLKs     | 0    | 32  | 0%   |  |
| Number of BUFG/BUFGMUXs               | 2    | 16  | 12%  |  |
| Number used as BUFGs                  | 2    |     |      |  |
| Number used as BUFGMUX                | 0    |     |      |  |
| Number of DCM/DCM_CLKGENs             | 0    | 4   | 0%   |  |
| Number of ILOGIC2/ISERDES2s           | 0    | 248 | 0%   |  |
| Number of IODELAY2/IODRP2/IODRP2_MCBs | 0    | 248 | 0%   |  |
| Number of OLOGIC2/OSERDES2s           | 0    | 248 | 0%   |  |
| Number of BSCANs                      | 0    | 4   | 0%   |  |
| Number of BUFHs                       | 0    | 128 | 0%   |  |
| Number of BUFPLLs                     | 0    | 8   | 0%   |  |
| Number of BUFPLL_MCBs                 | 0    | 4   | 0%   |  |
| Number of DSP48A1s                    | 0    | 32  | 0%   |  |
| Number of ICAPs                       | 0    | 1   | 0%   |  |
| Number of MCBs                        | 0    | 2   | 0%   |  |
| Number of PCILOGICSEs                 | 0    | 2   | 0%   |  |
| Number of PLL_ADVs                    | 0    | 2   | 0%   |  |
| Number of PMVs                        | 0    | 1   | 0%   |  |
| Number of STARTUPs                    | 0    | 1   | 0%   |  |
| Number of SUSPEND_SYNCs               | 0    | 1   | 0%   |  |
| Average Fanout of Non-Clock Nets      | 5.29 |     |      |  |