# SYSC-5807 METHODOLOGICAL ASPECTS OF MODELLING AND SIMULATION

# Estimation of Internal Power Dissipation in Glitching Using Cellular Automata

(Term Project)

Date: December 1, 2003.

## PART 1 – CONCEPTUAL MODEL

The cell devs model implemented in this assignment is based on the model proposed in the article titled, "Estimation of Power Dissipation in Glitching Using Complex-Time Cellular Automata" by I. Karafyllidis, S.Mavridis, D.Soudris, and A.Thanailakis.

This particular model will consist of 2 Cell DEVS models coupled. The first model contains 3 planes. The first of which is a connectivity matrix and acts as a 'memory' to the second plane. The 3<sup>rd</sup> plane is a copy of the second plane so that the cells in the second plane can compare their new inputs to their previous inputs. The 2<sup>nd</sup> plane is the actual circuit and consists of 6 data inputs. Each cell in the 2<sup>nd</sup> plane refers to its corresponding cell in the first plane in order to determine its function (ie: AND, OR, NOT, WIRE).



Note: The (green) arrows are outputs to the second Cell DEVS model

The 2<sup>nd</sup> Cell DEVS model acts as a counter. Everytime a cell in the first model (2<sup>nd</sup> plane) changes state or if its inputs change state, an output is sent to the corresponding cell in the 2<sup>nd</sup> model. This cell increments its value by one everytime it receives an input. There is one cell in the 2<sup>nd</sup> model that calculates the total power dissipation every pre-determined time interval using the following equation:

These values are supplied by the semiconductor vendors and vary for the logic families used. The assumption here is that the Motorola GigaBit Logic 10G GaAs is the logic family used and that every gate has the same  $P_{\text{quiescent}}$  and  $P_{\text{active}}$ .

#### PART 2 – FORMAL SPECIFICATIONS AND SIMULATION STRATEGIES

# Coupled Cell-DEVS -- CIRC

```
 \begin{aligned} &\textbf{Xlist} = \left\{ \phi \right\} \\ &\textbf{Ylist} = \left\{ (0,0,1), (0,1,1), (0,2,1), (0,3,1), (0,4,1), (0,5,1), (1,0,1), (1,1,1), (1,2,1), (1,3,1), (1,4,1), (1,5,1), (2,0,1), (2,1,1), (2,2,1), (2,3,1), (2,4,1), (2,5,1), (3,0,1), (3,1,1), (3,2,1), (3,3,1), (3,4,1), (3,5,1), (4,0,1), (4,1,1), (4,2,1), (4,3,1), (4,4,1), (4,5,1), (5,0,1), (5,1,1), (5,2,1), (5,3,1), (5,4,1), (5,5,1) \right\} \\ &\textbf{I} = & < P^x, P^y > \text{ with } P^x = \left\{ \phi \right\} \text{ and } \\ &P^y = \left\{ < Y(0,0,1), 1 > , < Y(0,1,1), 1 > , < Y(0,2,1), 1 > ... < Y(5,3,1), 1 > , < Y(5,4,1), 1 > , < Y(5,5,1), 1 > \right\} \\ &\textbf{X} = \left\{ \text{dataIn1}, \, \text{dataIn2}, \, \text{dataIn3}, \, \text{dataIn4}, \, \text{dataIn5}, \, \text{dataIn6} \right\} \\ &\textbf{Y} = \left\{ \text{out1}, \, \text{out2}, \, \text{out3}, \, ..., \, \text{out34}, \, \text{out35}, \, \text{out36} \right\} \\ &\textbf{N} = \left\{ (-1,-1,0), (-1,0,0), (-1,1,0), (0,-1,0), (0,0,0), (0,1,0), (1,-1,0), (1,0,0), (1,1,0), (0,0,-1), (-1,-1,1), (-1,0,1), (-1,1,1), (0,-1,1), (0,0,1), (0,1,1), (1,-1,1), (1,0,1), (1,1,1) \right\} \\ &\textbf{m} = 6 \ ; \, \textbf{n} = 6 \\ &\textbf{B} = \left\{ \phi \right\} \\ &\textbf{C} = \left\{ (0,0,0)...(5,5,0), (0,0,1)...(5,5,1), (0,0,2)...(5,5,2) \right\} \end{aligned}
```

## Coupled Cell-DEVS -- POWERCALC

select = <dataIn1, dataIn2, dataIn3, dataIn4, dataIn5, dataIn6>

 $\textbf{Xlist} = \{ (0,0), (0,1), (0,2), (0,3), (0,4), (0,5), (1,0), (1,1), (1,2), (1,3), (1,4), (1,5), (2,0), (2,1), (2,2), (2,3), (2,4), (2,5), (3,0), (3,1), (3,2), (3,3), (3,4), (3,5), (4,0), (4,1), (4,2), (4,3), (4,4), (4,5), (5,0), (5,1), (5,2), (5,3), (5,4), (5,5) \}$ 

$$Ylist = \{ \phi \}$$

I = 
$$\langle P^x, P^y \rangle$$
 with  $P^x = \{ \langle X(0,0), 1 \rangle, \langle X(0,1), 1 \rangle, \langle X(0,2), 1 \rangle ... \langle X(5,3), 1 \rangle, \langle X(5,4), 1 \rangle, \langle X(5,5), 1 \rangle \}$   
and  $P^y = \{ \phi \}$ 

$$X = \{in1, in2, in3, ..., in34, in35, in36\}$$

$$\mathbf{Y} = \{ \phi \}$$

 $\mathbf{N} = \{ (-3,-3), (-3,-2), (-3,-1), (-3,0), (-3,1), (-3,2), (-3,3), (-2,-3), (-2,-2), (-2,-1), (-2,0), (-2,1), (-2,2), (-2,3), (-1,-3), (-1,-2), (-1,-1), (-1,0), (-1,1), (-1,2), (-1,3), (-0,-3), (0,-2), (0,-1), (0,0), (0,1), (0,2), (0,3), (1,-3), (1,-2), (1,-1), (1,0), (1,1), (1,2), (1,3), (2,-3), (2,-2), (2,-1), (2,0), (2,1), (2,2), (2,3), (3,-3), (3,-2), (3,-1), (3,0), (3,1), (3,2), (3,3) \}$ 

```
\mathbf{B} = \{ \phi \}
C = \{ (0,0)...(6,6) \}
select = <in1, in2, in3, in4, in5, ..., in33, in34, in35, in36>
External Coupling Definition
X = {dataIn1<sub>circ</sub>, dataIn2<sub>circ</sub>, dataIn3<sub>circ</sub>, dataIn4<sub>circ</sub>, dataIn5<sub>circ</sub>, dataIn6<sub>circ</sub>}
\mathbf{Y} = \{ \phi \}
D = { circ, powerCalc }
I_{circ} = powerCalc
I_{powerCalc} = circ
\mathbf{Z}_{\text{circ/powerCalc}}: circ(0,0,1) \rightarrow powerCalc(0,0)
                     circ(0,1,1) \rightarrow powerCalc(0,1)
                     circ(0,2,1) \rightarrow powerCalc(0,2)
                     circ(0,3,1) \rightarrow powerCalc(0,3)
                     circ(5,3,1) \rightarrow powerCalc(5,3)
                     circ(5,4,1) \rightarrow powerCalc(5,4)
                     circ(5,5,1) \rightarrow powerCalc(5,5)
```

m = 7; n = 7

select = < circ, powerCalc >

<sup>\*</sup> Variation: The above External Coupling scheme is what should be. Since there are issues when connecting more than one output of a Cell-DEVS to the inputs of another Cell-DEVS models, a buffer with no delay was introduced. One buffer for each output from the first Cell-DEVS.

# SIMULATION STRATEGY AND RESULTS

The following circuit is what has been implemented in this simulation. The design is somewhat dynamic in that different circuits can be implemented by modifying the circuit.VAL file.



The following inputs were used to exercise the model:

The inputs to dataIn-1-6] circuit alternate between 0 and 1:

```
00:00:01:020 dataIn1 1
00:00:01:020 dataIn2 1
00:00:01:020 dataIn3 1
00:00:01:020 dataIn4 1
00:00:01:020 dataIn5 1
00:00:01:020 dataIn6 1
00:00:02:020 dataIn1 0
00:00:02:020 dataIn2 0
00:00:02:020 dataIn3 0
00:00:02:020 dataIn4 0
00:00:02:020 dataIn5 0
00:00:02:020 dataIn6 0
00:00:03:020 dataIn1 1
00:00:03:020 dataIn2 1
00:00:03:020 dataIn3 1
00:00:03:020 dataIn4 1
00:00:03:020 dataIn5 1
00:00:03:020 dataIn6 1
00:00:04:020 dataIn1 0
00:00:04:020 dataIn2 0
00:00:04:020 dataIn3 0
00:00:04:020 dataIn4 0
00:00:04:020 dataIn5 0
00:00:04:020 dataIn6 0
00:00:05:020 dataIn1 1
00:00:05:020 dataIn2 0
```

```
00:00:05:020 dataIn3 1
00:00:05:020 dataIn4 0
00:00:05:020 dataIn5 1
00:00:05:020 dataIn6 0

00:00:06:020 dataIn1 0
00:00:06:020 dataIn2 1
00:00:06:020 dataIn3 0
00:00:06:020 dataIn4 1
00:00:06:020 dataIn4 1
00:00:06:020 dataIn5 0
00:00:06:020 dataIn5 0
```

The results can be viewed with the CD++ Modelor tool by loading the *circuit\_mod.drw* file.

\*\* The simulation generates a *circuit.drw* file. The *circuit\_mod.drw* contains one plane of the *circuit.drw* file. This has been done for ease of viewing in the CD++ Modelor tool.

The *powerCalc.drw* file can be viewed and shows where the logic gates are distributed in the 'chip' and the top right corner cell contains the total internal power dissipation.