

# N58 Mini PCIe (Audio)

## Hardware User Guide

Issue 1.1 Date 2021-05-17





#### Copyright © Neoway Technology Co., Ltd 2021. All rights reserved.

No part of this document may be reproduced or transmitted in any form or by any means without prior written consent of Neoway Technology Co., Ltd.

**NEOWOY** is the trademark of Neoway Technology Co., Ltd.

All other trademarks and trade names mentioned in this document are the property of their respective holders.

#### **Notice**

This document provides a guide for users to use N58 Mini PCIe (Audio).

This document is intended for system engineers (SEs), development engineers, and test engineers.

THIS GUIDE PROVIDES INSTRUCTIONS FOR CUSTOMERS TO DESIGN THEIR APPLICATIONS. PLEASE FOLLOW THE RULES AND PARAMETERS IN THIS GUIDE TO DESIGN AND COMMISSION. NEOWAY WILL NOT TAKE ANY RESPONSIBILITY OF BODILY HURT OR ASSET LOSS CAUSED BY IMPROPER OPERATIONS.

THE INFORMATION IN THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE DUE TO PRODUCT VERSION UPDATE OR OTHER REASONS.

EVERY EFFORT HAS BEEN MADE IN PREPARATION OF THIS DOCUMENT TO ENSURE ACCURACY OF THE CONTENTS, BUT ALL STATEMENTS, INFORMATION, AND RECOMMENDATIONS IN THIS DOCUMENT DO NOT CONSTITUTE A WARRANTY OF ANY KIND, EXPRESS OR IMPLIED.

Neoway provides customers complete technical support. If you have any question, please contact your account manager or email to the following email addresses:

Sales@neoway.com

Support@neoway.com

Website: http://www.neoway.com



## Contents

| About This Document                  | Vİ |
|--------------------------------------|----|
| Scope                                | vi |
| Audience                             |    |
| Change History                       |    |
| Conventions                          |    |
| Related Documents                    |    |
| 1 Introduction                       | 8  |
| 1.1 Overview                         | 8  |
| 1.2 Block Diagram                    | 8  |
| 1.3 Basic Features                   | 9  |
| 2 Module Pins                        | 12 |
| 2.1 Pin Layout                       | 12 |
| 2.2 Pin Description                  |    |
| 3 Application Interfaces             |    |
| 3.1 Power Interface                  |    |
| 3.1.1 VBAT                           |    |
| 3.1.2 VREG 1V8                       |    |
| 3.2 Control Interfaces               |    |
| 3.2.1 PON RESET                      |    |
| 3.2.2 WAKEUP_IN                      |    |
| 3.3 Peripheral Interfaces            | 19 |
| 3.3.1 USB                            | 19 |
| 3.3.2 UART                           | 20 |
| 3.3.3 USIM                           | 22 |
| 3.4 Audio Interface                  |    |
| 3.4.1 Analog Audio Input Interfaces  |    |
| 3.4.2 Analog Audio Output Interfaces |    |
| 3.5 PCM Interface                    |    |
| 3.6 Other Functional Interfaces      |    |
| 3.6.1 W_DISABLE                      |    |
| 3.6.2 WAKEUP_OUT                     |    |
| 3.6.3 LED_WWAN                       |    |
| 3.7 Antenna Interface                |    |
| 3.8 RF Connector                     |    |
| 4 Electric Feature and Reliability   | 31 |
| 4.1 Electric Features                |    |
| 4.2 Temperature Features             |    |
| 4.3 ESD Protection                   | 32 |
| 5 RF Features                        | 33 |



| 5.1 Operating Bands             | 33 |
|---------------------------------|----|
| 5.2 TX Power and RX Sensitivity |    |
| 5.3 GNSS Features               | 35 |
| 6 Mechanical Features           | 37 |
| 6.1 Dimensions                  | 37 |
| 6.2 Label                       |    |
| 6.3 Packing                     |    |
| 6.4 Storage                     | 39 |
| 7 Mounting                      | 40 |
| 8 Safety Recommendations        | 41 |
| A Abbreviation                  |    |



## Table of Figures

| Figure 1-1 Block Diagram                                        | 9    |
|-----------------------------------------------------------------|------|
| Figure 2-1 N58 Mini PCIe pin definition                         | . 12 |
| Figure 2-2 Pin description                                      | . 13 |
| Figure 3-1 Recommended design 1                                 |      |
| Figure 3-2 Reset control by button                              | . 18 |
| Figure 3-3 Reset circuit with triode separating                 |      |
| Figure 3-4 N58 Mini PCle reset process                          | . 19 |
| Figure 3-5 USB connection                                       |      |
| Figure 3-6 UART connection                                      |      |
| Figure 3-7 Recommended level shifting circuit 1                 | . 21 |
| Figure 3-8 Reference design of USIM card interface              | . 22 |
| Figure 3-9 Reference design of differential MIC input           | . 24 |
| Figure 3-10 Schematic of differential SPK output                |      |
| Figure 3-11 PCM connection                                      | . 26 |
| Figure 3-12 LED_WWAN reference design                           | . 27 |
| Figure 3-13 N58 Mini PCle antenna interface                     | . 28 |
| Figure 3-14 Internal GNSS RF circuit                            | . 29 |
| Figure 3-15 Active antenna connection                           | . 29 |
| Figure 3-16 Encapsulation specifications of Murata RF connector | . 30 |
| Figure 6-1 N58 Mini PCIe dimensions (Unit: mm)                  | . 37 |
| Figure 6-2 N58 label                                            | . 38 |
| Figure 6-3 Packaging process                                    | . 39 |
| Figure 7-1 Mini PCIe connector                                  | 40   |



## Table of Tables

| Table 1-1 Variant and frequency bands                    |    |
|----------------------------------------------------------|----|
| Table 2-1 IO definition                                  | 13 |
| Table 4-1 Operating conditions of N58 Mini PCIe          | 31 |
| Table 4-2 Current consumption of N58 Mini PCle (Typical) | 31 |
| Table 4-3 Temperature feature of N58 Mini PCIe           | 32 |
| Table 4-4 N58 Mini PCIe ESD protection                   | 32 |
| Table 5-1 Operating bands of N58 Mini PCIe               | 33 |
| Table 5-2 RF TX power of N58 Mini PCIe                   | 34 |
| Table 5-3 N58 Mini PCIe GSM RX sensitivity               | 34 |
| Table 5-4 N58 Mini PCIe LTE RX sensitivity               | 35 |
| Table 5-5 GNSS Feature                                   | 35 |



### **About This Document**

### Scope

This document is applicable to N58 Mini PCIe.

It defines the feature, indicators, and test standards of the N58 mini PCIe and provides a reference for the hardware design of each interface.

### **Audience**

This document is intended for system engineers (SEs), development engineers, and test engineers.

## **Change History**

| Issue | Date    | Change                                     | Changed By   |
|-------|---------|--------------------------------------------|--------------|
| 1.0   | 2020-05 | Initial draft                              | Wu Wentao    |
| 1.1   | 2021-05 | Deleted the SIM2 connector related content | Wu Yongqiang |

### Conventions

| Symbol   | Indication                                                                                                              |
|----------|-------------------------------------------------------------------------------------------------------------------------|
| 0        | This warning symbol means danger. You are in a situation that could cause fatal device damage or even bodily damage.    |
| <u>.</u> | Means reader be careful. In this situation, you might perform an action that could result in module or product damages. |
| •        | Means note or tips for readers to use the module                                                                        |



### **Related Documents**

Neoway\_N58 Mini PCIe (Audio)\_ Product\_Specifications

Neoway\_N58\_AT\_Commands\_Mannual



### 1 Introduction

N58 is an industrial 4G module that is developed on UNISOC chipset. Its dimensions are 30.0 mm x 28.0 mm x 2.6 mm. This high-performance cellular module supports GSM, LTE-FDD, LTE-TDD (Cat 1) network modes and provides various hardware interfaces. It facilitates the application development for customers and applies to various IoT communication devices such as AMR, POC, POS, etc.

N58 Mini PCIe is implemented on N58 and complies with PCI Express Mini Card 1.2 standard. It provides multiples functional interfaces to simplify customers' development. N58 Mini PCIe applies to various kinds of IoT communication devices such as video surveillance, laptops, in-vehicle devices, and wireless routers.

#### 1.1 Overview

N58 Mini PCIe provides different hardware variants with the optional functions such as AUDIO and GNSS. You can choose one based on your demands. Table 1-1 lists the bands that each variant supports.

Table 1-1 Variant and frequency bands

| Variant | Category | Band                                                                                                       | GNSS <sup>1</sup> | CODEC     |
|---------|----------|------------------------------------------------------------------------------------------------------------|-------------------|-----------|
| N58-CA  | Cat1     | FDD-LTE: B1, B3, B5, B8,<br>TDD-LTE: B34, B39, B40, B41<br>GSM/GPRS: 900/1800 MHz                          | Optional          | Supported |
| N58-EA  | Cat1     | FDD-LTE: B1, B3, B5, B7, B8, B20, B28<br>TDD-LTE: B38, B40, B41<br>GSM/GPRS: 900/1800 MHz                  | Optional          | Supported |
| N58-LA  | Cat1     | FDD-LTE: B1, B2, B3, B4, B5, B7, B8, B28, B66<br>TDD-LTE: B38, B40, B41<br>GSM/GPRS: 850/900/1800/1900 MHz | Optional          | Supported |

### 1.2 Block Diagram

N58 Mini PCIe consists of the following functionality modules:

<sup>&</sup>lt;sup>1</sup>GNSS is optional for all above variants.



- N58 module
- Power management unit
- RF section
- Digital interfaces (USIM, PCM\*, UART, USB, VREG\_1V8, Wake up\*, etc)
- Analog interfaces (MIC, SPK)

Figure 1-1 Block Diagram ANT\_MAIN ANT\_GNSS LDO **RF Interfaces N58** VBAT Moudle Mini PCIe Interfaces VREG UART Reset USB Wake Up W\_DIS ABLE WAKEUP V\_MAIN MIC SPK USIM LED **PCM** 



LDO supplies 3.3V for external active GNSS antenna.

### 1.3 Basic Features

| Parameter  | Description                |
|------------|----------------------------|
| Dimensions | 51.0 mm x 30.2 mm x 5.3 mm |

<sup>\*</sup> indicates functions that will be developed in the future.



| Tamana natura na na na         | Operating: -30°C to +75°C                                                             |  |  |
|--------------------------------|---------------------------------------------------------------------------------------|--|--|
| Temperature ranges             | Extended: -35°C to +85°C<br>Storage: -40°C to +90°C                                   |  |  |
|                                | V_MAIN: 3.4 V to 4.2 V input, Typ. 3.8 V                                              |  |  |
| Operating voltage              | <u> </u>                                                                              |  |  |
|                                | VREG_1V8: 1.8 V output, 50 mA at most                                                 |  |  |
|                                | Sleep <sup>3</sup> <tbd< td=""></tbd<>                                                |  |  |
| Operating current <sup>2</sup> | Idle <tbd< td=""></tbd<>                                                              |  |  |
| Operating current-             | Operating mode (LTE networks)                                                         |  |  |
|                                | Current in data service: TBD  Current in max. RX power: TBD                           |  |  |
| D                              |                                                                                       |  |  |
| Processor                      | ARM Cortex-A5 processor, 500 MHz main frequency, 32KB L1 cache                        |  |  |
| Memory                         | RAM: 128 Mb<br>ROM: 64 Mb                                                             |  |  |
| Dand                           |                                                                                       |  |  |
| Band                           | See Table 1-1.                                                                        |  |  |
| Wireless rate                  | GPRS: Max 85.6Kbps(DL) / Max 85.6Kbps(UL) FDD-LTE: Cat1, Max 10Mbps(DL)/Max 5Mbps(UL) |  |  |
| Wildiess rate                  | TDD-LTE: Cat1, Max 8.96Mbps(DL)/Max2Mbps(UL)                                          |  |  |
|                                | GSM85c0:+33dBm (Power Class 4)                                                        |  |  |
|                                | EGSM900:+33dBm (Power Class 4)                                                        |  |  |
| Transmit power                 | DCS1800:+30dBm (Power Class 1)                                                        |  |  |
|                                | PCS1900:+30dBm (Power Class 1) LTE:+23dBm (Power Class 3)                             |  |  |
|                                | 2G/4G antenna, GNSS antenna                                                           |  |  |
|                                | $50 \Omega$ impedance                                                                 |  |  |
|                                | One UART interface, 2 Mbps                                                            |  |  |
|                                | One USIM interface, 1.8 V/3.0 V                                                       |  |  |
|                                | One USB2.0 high-speed interface                                                       |  |  |
| Application interfered         | One PCM interface*                                                                    |  |  |
| Application interfaces         | One WAKEUP_IN interface, used to control sleep mode of the module.                    |  |  |
|                                | One W_DISABLE interface, used to disable RF communication of the                      |  |  |
|                                | module.                                                                               |  |  |
|                                | One WAKEUP_OUT interface, used to indicate whether the module is in sleep mode.       |  |  |
|                                | One PON_RESET interface, used to reset the module.                                    |  |  |
|                                |                                                                                       |  |  |

<sup>&</sup>lt;sup>2</sup> The table above only lists the operating currents of LTE band1 and band41, for the operating currents of the other network modes in different states, see the N58 Mini PCIe Current Test Report.

<sup>&</sup>lt;sup>3</sup> Sleep mode needs to supported by software and hardware simultaneously.



|                                             | One network indicator control interface, used to control the network indicator. |  |  |
|---------------------------------------------|---------------------------------------------------------------------------------|--|--|
| One MIC differential analog audio interface |                                                                                 |  |  |
|                                             | One SPK differential analog audio interface                                     |  |  |
| AT Command                                  | <ul><li> 3GPP Release 13</li><li> Neoway extended commands</li></ul>            |  |  |
| Data                                        | PPP, RNDIS, ECM                                                                 |  |  |
| Protocol                                    | TCP*, UDP*, MQTT, FTP/FTPS, HTTP/HTTP(S), SSL, TLS                              |  |  |
| Certification approval                      | CCC, SRRC, RoHS, CE                                                             |  |  |

<sup>\*</sup> indicates functions that will be supported in the future.



### 2 Module Pins

### 2.1 Pin Layout

N58 Mini PCIe provides 52 pins and their definitions meet the standard of Mini PCI Express. Figure 2-1 shows the pin definitions.

Figure 2-1 N58 Mini PCle pin definition





| Pin | Signal      |  |
|-----|-------------|--|
| 2   | V_MAIN      |  |
| 4   | GND         |  |
| 6   | NC          |  |
| 8   | V_USIM      |  |
| 10  | USIM_DATA   |  |
| 12  | USIM_CLK    |  |
| 14  | USIM_RST    |  |
| 16  | NC          |  |
| 18  | GND         |  |
| 20  | W_DISABLE   |  |
| 22  | PON_RESET   |  |
| 24  | V_MAIN      |  |
| 26  | GND         |  |
| 28  | UART_CTS    |  |
| 30  | NC          |  |
| 32  | WAKEUP_OUT  |  |
| 34  | GND         |  |
| 36  | USB_D-      |  |
| 38  | USB_D+      |  |
| 40  | GND         |  |
| 42  | LED_WWAN    |  |
| 44  | USIM_DETECT |  |
| 46  | NC          |  |
| 48  | NC          |  |
| 50  | GND         |  |
| 52  | V_MAIN      |  |



## 2.2 Pin Description

Table 2-1 lists the definition of IO types.

Table 2-1 IO definition

| IO T | уре                                    |                                                                                                                                               |                                                                          |  |
|------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|--|
| В    | Digital input/output, COMS logic level |                                                                                                                                               |                                                                          |  |
| DO   | Digital output, COMS logic level       |                                                                                                                                               |                                                                          |  |
| DI   | Digital input, COMS logic level        |                                                                                                                                               |                                                                          |  |
| ОС   | Open collector                         |                                                                                                                                               | 7/10                                                                     |  |
| РО   | Power output                           |                                                                                                                                               |                                                                          |  |
| PI   | Power supply input                     |                                                                                                                                               |                                                                          |  |
| АО   | Analog output                          |                                                                                                                                               |                                                                          |  |
| Al   | Analog input                           |                                                                                                                                               |                                                                          |  |
| AIO  | Analog input/output                    |                                                                                                                                               |                                                                          |  |
| Leve | el Feature                             |                                                                                                                                               |                                                                          |  |
| P1   | 1.8V/3V                                | 1.8V level feature:<br>V <sub>IH</sub> =1.26V~2.1V<br>V <sub>IL</sub> =-0.3V~0.36V<br>V <sub>OH</sub> =1.44V~1.8V<br>V <sub>OL</sub> =0V~0.4V | 3.0V level feature<br>VIH=2V~3.15V<br>VIL=-0.3V~0.57V<br>VOH=2.59V~2.96V |  |
| P3   | 1.8V digital IO                        | V <sub>IHmin</sub> =1.2V<br>V <sub>ILmax</sub> = 0.3V<br>V <sub>OHmin</sub> =1.35V<br>V <sub>OLmax</sub> =0.45V                               |                                                                          |  |
| P6   | Voltage type of USB2.0 data interfaces | $V_{min}=2.97V, \\ V_{max}=3.5V, \\ V_{typ}=3.08V$                                                                                            |                                                                          |  |

Figure 2-2 Pin description

| Signal         | Pin                  | I/O | Function                | Level<br>Feature                                                           | Remarks                                           |
|----------------|----------------------|-----|-------------------------|----------------------------------------------------------------------------|---------------------------------------------------|
| Power interfac | е                    |     |                         |                                                                            |                                                   |
| V_MAIN         | 2, 24, 39,<br>41, 52 | PI  | Main power supply input | V <sub>min</sub> =3.4V<br>V <sub>typ</sub> =3.8V<br>V <sub>max</sub> =4.2V | Supply more than 3A current                       |
| VREG_1V8       | 11                   | РО  | 1.8V power output       | V <sub>norm</sub> =1.8V<br>I <sub>max</sub> =50mA                          | Used only for level shifting and IO power supply. |



|                  |               |           |                                                |          | Leave this pin floating if it is not used.                                                    |
|------------------|---------------|-----------|------------------------------------------------|----------|-----------------------------------------------------------------------------------------------|
| GND              | 4, 9, 15, 18, | 21, 26, 2 | 7, 29, 34, 35, 37, 40                          | , 43, 50 | Ensure that all GND pins are connected to the ground.                                         |
| Control Interfac | es            |           |                                                |          |                                                                                               |
| PON_RESET        | 22, 33        | DI        | Module reset input                             |          | Triggered by a low level to reset the module.                                                 |
| WAKEUP_IN        | 19            | DI        | Sleep control input                            | P3       | This pin function needs to be used together with AT commands.                                 |
| UART interfaces  | S             |           |                                                |          |                                                                                               |
| UART_TX          | 31            | DO        | Data transmitting                              | P3       | Max speed: 2 Mbps                                                                             |
| UART_RX          | 23            | DI        | Data receiving                                 | P3       | Max speed: 2 Mbps                                                                             |
| UART_CTS         | 28            | DI        | The customer enables the module to send data.  | P3       | Leave this pin floating if it is not used.                                                    |
| UART_RTS         | 25            | DO        | The module requests the customer to send data. | P3       | Leave this pin floating if it is not used.                                                    |
| USIM interface   |               |           |                                                |          |                                                                                               |
| V_USIM           | 8             | РО        | USIM power output                              | P1       | 1.8V/3.0V SIM cards are supported.                                                            |
| USIM_DATA        | 10            | В         | USIM data IO                                   | P1       | It should be connected to $V_USIM$ through a 10 $k\Omega$ pull-up resistor.                   |
| USIM_CLK         | 12            | DO        | USIM clock output                              | P1       |                                                                                               |
| USIM_RST         | 14            | DO        | USIM reset                                     | P1       |                                                                                               |
| USIM_DETECT      | 44            | DI        | USIM detect                                    | P1       |                                                                                               |
| USB interface    |               |           |                                                |          |                                                                                               |
| USB_D-           | 36            | AIO       | USB data minus                                 | P6       | Route DM and DP signals                                                                       |
| USB_D+           | 38            | AIO       | USB data plus                                  | P6       | in differential mode, and control impedance of 90Ω Leave this pin floating if it is not used. |



| Audio SPK inter  | rface         |           |                                             |                    |    |                                            |
|------------------|---------------|-----------|---------------------------------------------|--------------------|----|--------------------------------------------|
| SPK_P            | 5             | АО        | SPK<br>positive                             | signal             |    |                                            |
| SPK_N            | 7             | АО        | SPK<br>negative                             | signal             |    |                                            |
| Audio MIC inter  | face          |           |                                             |                    |    |                                            |
| MIC_P            | 1             | Al        | MIC signa                                   | l positive         | )  |                                            |
| MIC_N            | 3             | Al        | MIC signa                                   | l negativ          | e  |                                            |
| PCM interface    |               |           |                                             |                    |    |                                            |
| PCM_CLK          | 45            | В         | PCM clock                                   | k signal           | P3 |                                            |
| PCM_DIN          | 47            | DI        | PCM data                                    | input              | P3 |                                            |
| PCM_DOUT         | 49            | DO        | PCM data                                    | output             | P3 | In development                             |
| PCM_SYNC         | 51            | В         | PCM<br>synchronia<br>signal                 | frame<br>zation    | P3 |                                            |
| Other interfaces | 3             |           |                                             |                    |    |                                            |
| W_DISABLE        | 20            | DI        | Disable communic                            | RF<br>cation       | P3 | In development                             |
| WAKEUP_OUT       | 32            | DO        | Indicates<br>whether<br>module<br>sleep mod | the<br>is in<br>de | P3 | In development                             |
| LED_WWAN         | 42            | ОС        | Network in control                          | ndicator           | P3 | Leave this pin floating if it is not used. |
| Unused interfac  | e             |           |                                             |                    |    |                                            |
| NC               | 6, 13, 16, 17 | , 30, 46, | 48                                          |                    |    | Leave these pins floating.                 |
|                  |               |           |                                             |                    |    |                                            |



## 3 Application Interfaces

N58 Mini PCIe provides power supply, control, communications, peripheral, audio, LCD, RF, and other interfaces to meet customers' requirements in different application scenarios.

This chapter describes how to design each interface and provides reference designs and guidelines.

#### 3.1 Power Interface

The schematic design and PCB layout of the power supply part are the most critical process in application design and they will determine the performance of customers' applications. Please read the design guidelines of power supply and comply with the correct design principles to obtain the optimal circuit performance.

| Signal   | Pin                   | I/O        | Function                | Remarks                                            |
|----------|-----------------------|------------|-------------------------|----------------------------------------------------|
| V_MAIN   | 2,24,39,41,52         | PI         | Main power supply input | 3.4V to 4.2V (Typ. 3.8V)                           |
| VREG_1V8 | 11                    | РО         | 1.8V power output       | V <sub>norm</sub> =1.8V<br>I <sub>max</sub> =50 mA |
| GND      | 4, 9, 15, 18, 21, 26, | 27, 29, 34 | , 35, 37, 40, 43, 50    | Ensure that all GND pins are connected to ground.  |

#### 3.1.1 V\_MAIN

The power supply design covers two parts: schematic design and PCB layout.

#### Schematic Design

N58 Mini PCIe supports a power supply of 3.4 V to 4.2 V (3.8 V typically)

Figure 3-1 shows the schematic design recommended.



Power

Test point

V\_MAIN

N58 Mini PCle

Close to the pin of the module

Figure 3-1 Recommended design 1

- The maximum input voltage for the module is 4.2 V and the typical value is 3.8 V. The recommended VBAT trace is wider than 3 mm on the PCB.
- TVS D1 with surge protection, VRWM=4.5 V, Ppp=2800 W. Place TVS close to the input interface of the power supply to clamp the surge voltage before it enters back-end circuits. Therefore, the back-end components and the module are protected.
- A large bypass aluminum capacitor (470 μF or 220 μF) or tantalum capacitor (220 μF or 100 μF) is expected at C1 to reduce voltage drops during bursts. Its maximum safe operating voltage should be greater than 1.5 times the voltage across the power supply.
- Place a bypass capacitor of low-ESR close to the module to filter out high-frequency jamming from the power supply.



In GSM/GPRS mode, RF data is transmitted in burst mode that generates voltage drops on the power supply. Furthermore, this results in a 216 Hz TDD noise through the power and the transient peak current is larger than 3.0 A. Ensure low resistance of power supply trace in design to avoid voltage drop.



Never use a diode to make the drop voltage between a higher input and module power. Otherwise, Neoway will not provide a warranty for product issues caused by this. In this situation, the diode will obviously decrease the module performances, or result in unexpected restarts, due to the forward voltage of the diode will vary greatly in different temperature and current. The module might not work properly with a diode power supply.)

#### 3.1.2 VREG 1V8

N58 Mini PCle provides one VREG 1V8 pin that outputs 1.8V@50mA.

VREG\_1V8 is enabled automatically when the module is awake or in a running state.

It is recommended that VREG 1V8 is used for level shift only and an ESD protector should be reserved.



#### 3.2 Control Interfaces

| Signal    | Pin    | I/O | Function           | Remarks                                    |
|-----------|--------|-----|--------------------|--------------------------------------------|
| PON_RESET | 22, 33 | DI  | Module reset input | Trigger by a low level                     |
| WAKEUP_IN | 19     | DI  | Sleep mode input   | Leave this pin floating if it is not used. |

#### 3.2.1 PON\_RESET

PON\_RESET is used to reset the module. When the module is working, inputting a negative pulse for more than 50 ms to RESET\_N can trigger the reset process of the module. RESET\_N is pulled up internally. Its typical high-level voltage is 3.3V. Leave this pin floating if not used.

If you use a 1.8V/2.8V/3.0V IO system, it is recommended to add a triode to separate it. Refer to the following designs. To reset the module through a high level, refer to Figure 3-3.

Figure 3-2 Reset control by button



Figure 3-3 Reset circuit with triode separating





The following figure shows the reset process of N58 Mini PCIe.

VBAT

RESETN

Soms

Inactive

Active

Figure 3-4 N58 Mini PCIe reset process

#### 3.2.2 WAKEUP IN

The WAKEUP\_IN pin is used to control sleep mode together with AT command.

Common sleep and wakeup functions are supported. You can set the function in software as required.

### 3.3 Peripheral Interfaces

N58 Mini PCIe provides various peripheral interfaces.

#### 3.3.1 USB

| Signal | Pin | I/O | Function       | Remarks                                                          |
|--------|-----|-----|----------------|------------------------------------------------------------------|
| USB_D- | 36  | AIO | USB data minus | USB2.0, used for firmware download and                           |
| USB_D+ | 38  | AIO | USB data plus  | data transmission. $90\Omega$ impedance for differential traces. |

USB can be used to download firmware for N58 Mini PCIe and establish data communication for commissioning. The recommended USB circuit is shown in Figure 3-5.



USB\_DM
USB\_DP
USB\_DP
USB\_DP
ESDD
DNI
DNI
GND

N 58 Mini PCle

USB\_DUSB\_D+

GND

Figure 3-5 USB connection

#### Schematic Design Guidelines

- Reserve positions on USB\_D+ and USB\_D for ESD protection diodes in design. You can
  determine whether to mount the dioxides according to your actual demands.
  - The junction capacitance of the ESD protection diodes for USB\_D+ and USB\_D- should be lower than 0.5 pF.
- Reserve a resistor lower than 10Ω for USB DP and USB DM to improve the ESD performance.

#### PCB Design Guidelines

- Place the ESD diodes on USB\_D+ and USB\_D- lines as close to the USB connector as possible.
- USB data lines adopt differential trace design, in which the differential impedance should be limited to  $90\Omega$ . Isolate the USB traces from other signal traces by surrounding them with ground.

#### 3.3.2 UART

In all the reference designs of this section, the signals of pins on the module are named in perspective of the module while peripheral pins are named from the view of the components. For example, UART\_TXD indicates the pin that the module sends data while MCU\_RXD indicates the pin that MCU receives data. These two pins should be connected.

Please note the signal naming of pins on the components in peripheral selection and design.

| Signal  | Pin | I/O | Function          | Remarks           |
|---------|-----|-----|-------------------|-------------------|
| UART_TX | 31  | DO  | Data transmitting | 1.8V power domain |



| UART_RX  | 23 | DI | Data receiving  | Leave these pins floating if they |
|----------|----|----|-----------------|-----------------------------------|
| UART_CTS | 28 | DI | Clear to send   | are not used.                     |
| UART_RTS | 25 | DO | Request to send | -                                 |

N58 Mini PCIe provides one UART interface that supports hardware flow control. This interface supports a speed of 2 Mbit/s at most and it operates at 1.8 V level.



Figure 3-6 UART connection

#### Schematic Design Guidelines

- Note the flow direction and match of signals.
- Leave the UART CTS and UART RTS pin floating if the hardware flow control is not used.

Level shift chip is recommended if the level of UART is higher than 1.8V. Figure 3-7 shows the reference design (if the hardware flow control is used, UART\_CTS and UART\_RTS are also needed to connect a level shift chip).



Figure 3-7 Recommended level shifting circuit 1



- NLSX4373 is a dual-supply level shifter, the rate of which can be up to 20 Mb/s.
- VL is the reference voltage of IO\_VL1 and IO\_VL2, ranging from 1.5V to 5.5V.
- VCC is the reference voltage of IO\_VCC1 and IO\_VCC2, ranging from 1.5V to 5.5V.
- For other details, see the specifications of NLSX4373.

#### 3.3.3 USIM

| Signal      | Pin | I/O | Function          | Remarks                                                                   |
|-------------|-----|-----|-------------------|---------------------------------------------------------------------------|
| V_USIM      | 8   | РО  | USIM power output | Compatible with 1.8 V/3.0 V level                                         |
| USIM_DATA   | 10  | В   | USIM data IO      | It should be connected to V_USIM through a 10 $k\Omega$ pull-up resistor. |
| USIM_CLK    | 12  | DO  | USIM clock output |                                                                           |
| USIM_RST    | 14  | DO  | USIM reset        |                                                                           |
| USIM_DETECT | 44  | DI  | USIM detect       |                                                                           |

N58 Mini PCIe supports 1.8 V/3.0 V USIM card. The circuit internally connects the other USIM interface of the N58 Mini PCIe.

N58 Mini PCIe supports dual SIM single standby. The USIM interface with slot is preferential by default. Figure 3-8 shows the reference design of the USIM card interface.



Figure 3-8 Reference design of USIM card interface

Schematic Design Guidelines



- V\_USIM is the pin to supply power for the USIM card and its maximum load is 50 mA. Do NOT
  use it for any other purpose.
- Add a pull-up resistor externally in design since the USIM\_DATA pin is not pulled up internally.
- Reserve a position for the ESD protection diode (junction capacitance lower than 10 pF) in every signal line. Although the USIM embeds ESD components internally, ESD standards might vary with products.
- Reserve a capacitor in each signal line to filter high-frequency noise. The capacitors are 33 pF by default.
- Connect a 10 Ω resistor respectively to USIM\_DATA, USIM\_RESET, USIM\_CLK, and USIM\_DET in series to enhance the ESD performance.
- N58 Mini PCIe supports USIM card detection. USIM\_DET is a 1.8V interrupt pin. The USIM detection circuit works by checking the levels across the USIM\_DET pin before and after a USIM card is inserted. In the reference circuit, SIM-DET is not connected before a USIM card is inserted and is grounded after a USIM card is inserted. Low level means USIM card detected while high level means no USIM card detected.

#### PCB Design Guidelines

- USIM signals are like to be jammed by RF radiation, resulting in failure to detect the SIM card.
   Place USIM far away from RF circuits.
- Place the USIM card closed to the module and USIM traces should be as short as possible.
- Place ESD protection resistors and components close to the USIM card.
- Surround USIM traces with ground to enhance EMC.

#### 3.4 Audio Interface

N58 Mini PCIe provides different audio input/output interfaces to meet your demands for the audio function.

#### 3.4.1 Analog Audio Input Interfaces

| Signal | Pin | I/O | Function           | Remarks                |
|--------|-----|-----|--------------------|------------------------|
| MIC1_P | 1   | Al  | MIC input positive | Embeds bias internally |
| MIC1_N | 3   | AI  | MIC input negative |                        |

N58 Mini PCIe supports one diffrerential MIC input. It embeds a MIC\_BIAS internally and you do not have to add one. You can reserve a bias and filter network in your design.

Figure 3-9 shows the recommended MIC circuit.



DNI-2.2kΩ MIC BIAS = R1 C<sub>5</sub> DNI-1μF **≵** D1 R3 MIC\_P < 0 Ω C2 R4 MIC MIC\_N <  $\Omega$ C3 R2 DNI-2.2k $\Omega$ 

Figure 3-9 Reference design of differential MIC input

#### Schematic Design Guidelines

- Reserve D1 and D2 for ESD components that prevent the MIC from introducing static electricity and damaging the module.
- Reserve C2, C3, C4, and C5 for four capacitors that are mainly used to filter out interference signals. You can determine whether to mount the capacitors according to the debugging results.
- Reserve R1 and C5 for the bias components.
- Reserve 0Ω resistors at R2 and R4 to deal with noise interference and ESD problems in the circuit. Adjust them according to the debugging results.
- Reserve the positions that are marked with DNI and do not mount any components.
- For the selection of the bias voltage of MIC BIAS, refer to the MIC data manual.
- It is recommended to select an electret MIC that embeds dual capacitors (e.g. 10 pF and 33 pF) to reduce TDD noise.

If you select other MIC components, confirm with Neoway FAE.

#### PCB Design Guidelines

- MIC\_P and MIC\_N traces should be routed in differential mode.
- Surround the traces with ground plane. Keep them 3 times trace width away from other signal traces.
- Place the ESD devices as close as possible to the MIC component or interface.
- Keep the MIC\_P and MIC\_N traces far away from interference sources such as the DC-DC power supply.



### 3.4.2 Analog Audio Output Interfaces

| Signal | Pin | I/O | Function                |
|--------|-----|-----|-------------------------|
| SPK_P  | 5   | АО  | Speaker output positive |
| SPK_N  | 7   | AO  | Speaker output negative |

The speaker interface is a differential output. When the VBAT is supplied 4.2V, the embedded Class D amplifier delivers 800 mW into  $8\Omega$  and the Class AB amplifier delivers 600 mW into  $8\Omega$ . It supports over burst protection and noise suppression.

SPK\_P

R1  $0 \Omega$ 33pF = C4

D1

SPK\_N

33pF = C2

SPK\_N

33pF = C3  $0 \Omega$ 33pF = C3

Figure 3-10 Schematic of differential SPK output

#### Schematic Design Guidelines

- C2, C3, and C4 are used to filter the RF interference.
- Reserve D1 and D2 for the ESD components that prevent the APK from introducing static electricity and damaging the module.
- Reserve 0 Ω resistors at R1 and R2 to deal with noise interference and ESD problems in the circuit. Adjust them according to the debugging results.

#### PCB Design Guidelines

The audio signal traces should be wide enough on the PCB to bear large current when audios
are output at the highest volume. Isolate the traces from digital signals and clocks as well as
other analog signal traces. No signal trace crossing is allowed. Reserve enough grounding holes
and ground protection.



- Keep audio traces far away from the antenna to reduce jamming.
   Avoid parallel layout between power traces and audio traces.
- Comply with differential rules.

#### 3.5 PCM Interface

N58 Mini PCIe provides one PCM interface. This function is in development. The reference high level of the interface is 1.8V.

| Signal   | Pin | I/O | Function                          | Remarks                |
|----------|-----|-----|-----------------------------------|------------------------|
| PCM_CLK  | 45  | Ю   | PCM clock signal                  |                        |
| PCM_DIN  | 47  | DI  | PCM data input                    | The PCM function is in |
| PCM_DOUT | 49  | DO  | PCM data output                   | development.           |
| PCM_SYNC | 51  | Ю   | PCM frame synchronization signal. |                        |

Figure 3-11 PCM connection



### 3.6 Other Functional Interfaces

| Signal     | Pin | I/O | Function                                        | Remarks        |
|------------|-----|-----|-------------------------------------------------|----------------|
| W_DISABLE  | 20  | DI  | Disable RF communication                        | In development |
| WAKEUP_OUT | 32  | DO  | Used to indicate the sleep status of the module | In development |
| LED_WWAN   | 42  | OC  | Network status indicator                        |                |



control

#### 3.6.1 W\_DISABLE

The W\_DISABLE pin supports 1.8 V. It is used to control the RF communication function (flight mode). This function is in development.

When W\_DISABLE detects a low level, the module enters flight mode. When it detects a high level, the module exits from the fight mode.

#### 3.6.2 WAKEUP\_OUT

The WAKEUP\_OUT pin supports 1.8V. It is used to indicate whether the module is in sleep mode. This function is in development.

When WAKEUP\_OUT outputs a high level, the module is awake. When it outputs a low level, the module is in sleep mode.

#### **3.6.3 LED WWAN**

The LED\_WWAN pin is used to control the network status indicator. It is designed as an open-collector gate (OC). When it connects an LED indicator, a current limiting resistor need to be connected in series with the indicator. Adjust the resistance of R1 according to LED brightness. When LED\_WWAN outputs a low level, the LED indicator lights on. Figure 3-12 shows the reference design of LED\_WWAN.



Figure 3-12 LED\_WWAN reference design



#### 3.7 Antenna Interface

N58 Mini PCle provides two antenna interfaces. They are 2G/3G/4G main antenna and GNSS antenna. Figure 3-13 shows their positions on the PCle module.



Figure 3-13 N58 Mini PCIe antenna interface

Antennas connecting to the module must comply with mobile device standards. The VSWR ranges from 1.1 to 1.5 and the input 50  $\Omega$ . The antennas should be well matched to achieve the best performance in different application scenarios.

Antenna interfaces can be connected to a rubber ducky antenna, magnet antenna, or embedded Planar Inverted F Antenna (PIFA). Keep external RF wires far away from all disturbing sources, especially digital signals and DC/DC power if using RF wires.GNSS Antenna

Figure 3-14 shows the circuit of GNSS RF inside the N58 Mini PCIe module.



ANT\_GNSS — SAW

GNSS CHIP Interface

LDQ\_3.3V

Internal Circuit of N58 Mini PCle

Figure 3-14 Internal GNSS RF circuit

If the GNSS signal is poor, the electric signal converted will be very poor and easy to be interfered. Therefore, an active antenna is a must. The active GNSS antenna amplifies the signal it receives through its internal LNA and then transmit the signal to the internal IC through the feeder.

The N58 Mini PCIe module supplies 3.3 V for the active antenna internally and connects to it through a 47 nH inductor. The GNSS antenna can be an active ceramic antenna.



Figure 3-15 Active antenna connection



#### 3.8 RF Connector

To adopt RF antenna connections, the GSC RF connector MM9329-2700RA1 from Murata is recommended. Figure 3-16 shows the encapsulation specifications.



Figure 3-16 Encapsulation specifications of Murata RF connector



## 4 Electric Feature and Reliability

This chapter describes the electric features and reliability of N58, including the current and voltage of each power pin, operating and storage temperature ranges, and ESD protection features.

#### 4.1 Electric Features

Table 4-1 Operating conditions of N58 Mini PCle

| Pin       | Parameter       | Minimum Value | Typical Value | Maximum Value |
|-----------|-----------------|---------------|---------------|---------------|
| V MAIN    | Vin             | 3.4 V         | 3.8 V         | 4.2 V         |
| v_iviAiiv | l <sub>in</sub> | /             | 1             | 3.0 A         |



If the voltage is lower than the threshold, the module might fail to start. If the voltage is higher than the threshold or there is a voltage burst during the startup, the module might be damaged permanently.

If you use LDO or DC-DC to supply power for the module, ensure that it outputs at least 3.0 A current.

Table 4-2 Current consumption of N58 Mini PCIe (Typical)

| State Frequency band                               | PSM/Sleep<br>(mA) | Idle (DRX/eDRX)<br>(mA) | Active power | (mA)@max |
|----------------------------------------------------|-------------------|-------------------------|--------------|----------|
| FDD-LTE: B1, B2, B3, B4, B5, B7, B8, B20, B28, B66 | TBD               | TBD                     | TBD          |          |
| TDD-LTE: B34, B38, B39, B40, B41                   | TBD               | TBD                     | TBD          |          |
| GSM 900/850                                        | TBD               | TBD                     | TBD          |          |
| GSM1800/1900                                       | TBD               | TBD                     | TBD          |          |



## 4.2 Temperature Features

Table 4-3 Temperature feature of N58 Mini PCIe

| Status    | Minimum Value | Typical Value | Maximum Value |
|-----------|---------------|---------------|---------------|
| Operating | -30°C         | 25°C          | 75°C          |
| Extended  | -35°C         | 25°C          | 85°C          |
| Storage   | -40°C         | 25°C          | 90°C          |



If the module works in an environment of -30°C to -35°C or 75°C to 85°C, RF performance might be beyond the requirements of 3GPP. This does not affect the running of the module. The RF performance will meet the 3GPP standard after the temperature reaches the operating range.

#### 4.3 ESD Protection

Electronics need to pass ESD tests. The following table shows the ESD capability of key pins of this module. It is recommended to add ESD protection based on the application scenarios to ensure product quality when designing a product.

Humidity 45% Temperature 25°C

Table 4-4 N58 Mini PCIe ESD protection

| Testing Point | Contact Discharge | Air Discharge |
|---------------|-------------------|---------------|
| V_MAIN        | ±8 kV             | ±15 kV        |
| GND           | ±8 kV             | ±15 kV        |
| ANT           | ±8 kV             | ±15 kV        |
| Cover         | ±8 kV             | ±15 kV        |
| Others        | ±2 kV             | ±4 kV         |



### 5 RF Features

N58 supports network modes including GSM, FDD-LTE, TDD-LTE(Cat 1), and optionally supports GNSS. This chapter describes the RF features of N58.

## 5.1 Operating Bands

Table 5-1 Operating bands of N58 Mini PCle

| Operating band | Uplink        | Downlink      |
|----------------|---------------|---------------|
| GSM850         | 824~849 MHz   | 869~894 MHz   |
| EGSM900        | 880~915 MHz   | 925~960 MHz   |
| DCS1800        | 1710~1785 MHz | 1805~1880 MHz |
| PCS1900        | 1850~1910 MHz | 1930~1990 MHz |
| FDD-LTEB1      | 1920~1980 MHz | 2110~2170 MHz |
| FDD-LTEB2      | 1850~1910 MHz | 1930~1990 MHz |
| FDD-LTEB3      | 1710~1785 MHz | 1805~1880 MHz |
| FDD-LTEB4      | 1710~1755 MHz | 2110~2155 MHz |
| FDD-LTEB5      | 824~849 MHz   | 869~894 MHz   |
| FDD-LTEB7      | 2500~2570 MHz | 2620~2690 MHz |
| FDD-LTEB8      | 880~915 MHz   | 925~960 MHz   |
| FDD-LTEB20     | 832~862 MHz   | 791~821 MHz   |
| FDD-LTEB28     | 703~748 MHz   | 758~803 MHz   |
| FDD-LTEB66     | 1710~1780 MHz | 2110~2200 MHz |
| TDD-LTEB34     | 2010-2025 MHz | 2010-2025 MHz |
| TDD-LTEB38     | 2570~2620 MHz | 2570~2620 MHz |
| TDD-LTEB39     | 1880~1920 MHz | 1880~1920 MHz |
| TDD-LTEB40     | 2300~2400 MHz | 2300~2400 MHz |
| TDD-LTEB41     | 2555~2655 MHz | 2555~2655 MHz |



## 5.2 TX Power and RX Sensitivity

Table 5-2 RF TX power of N58 Mini PCle

| Band        | Max Power      | Min. Power    |
|-------------|----------------|---------------|
| GSM850      | 33 dBm+2/-2 dB | 5 dBm+2/-2 dB |
| EGSM900     | 33 dBm+2/-2 dB | 5 dBm+2/-2 dB |
| DCS1800     | 30 dBm+2/-2 dB | 0 dBm+2/-2 dB |
| PCS1900     | 30 dBm+2/-2 dB | 0 dBm+2/-2 dB |
| FDD-LTEB1   | 23 dBm+2/-2 dB | <-40 dBm      |
| FDD-LTEB2   | 23 dBm+2/-2 dB | <-40 dBm      |
| FDD-LTEB3   | 23 dBm+2/-2 dB | <-40 dBm      |
| FDD-LTEB4   | 23 dBm+2/-2 dB | <-40 dBm      |
| FDD-LTEB5   | 23 dBm+2/-2 dB | <-40 dBm      |
| FDD-LTE B7  | 23 dBm+2/-2 dB | <-40 dBm      |
| FDD-LTEB8   | 23 dBm+2/-2 dB | <-40 dBm      |
| FDD-LTE B20 | 23 dBm+2/-2 dB | <-40 dBm      |
| FDD-LTE B28 | 23 dBm+2/-2 dB | <-40 dBm      |
| FDD-LTEB66  | 23 dBm+2/-2 dB | <-40 dBm      |
| TDD-LTEB34  | 23 dBm+2/-2 dB | <-40 dBm      |
| TDD-LTEB38  | 23 dBm+2/-2 dB | <-40 dBm      |
| TDD-LTE B39 | 23 dBm+2/-2 dB | <-40 dBm      |
| TDD-LTE B40 | 23 dBm+2/-2 dB | <-40 dBm      |
| TDD-LTE B41 | 23 dBm+2/-2 dB | <-40 dBm      |

Table 5-3 N58 Mini PCIe GSM RX sensitivity

| Band    | Sensitivity |
|---------|-------------|
| GSM850  | ≤-108 dBm   |
| EGSM900 | ≤-108 dBm   |
| DCS1800 | ≤-108 dBm   |
| PCS1800 | ≤-108 dBm   |



Table 5-4 N58 Mini PCIe LTE RX sensitivity

| Band        | Sensitivity |
|-------------|-------------|
| LTE-FDD B1  | ≤-96 dBm    |
| LTE-FDD B2  | ≤-96 dBm    |
| LTE-FDD B3  | ≤-96 dBm    |
| LTE-FDD B4  | ≤-96 dBm    |
| LTE-FDD B5  | ≤-96 dBm    |
| LTE-FDD B7  | ≤-95 dBm    |
| LTE-FDD B8  | ≤-96 dBm    |
| LTE-FDD B20 | ≤-96 dBm    |
| LTE-FDD B28 | ≤-96 dBm    |
| LTE-FDD B66 | ≤-96 dBm    |
| LTE-TDD B34 | ≤-96 dBm    |
| LTE-TDD B38 | ≤-96 dBm    |
| LTE-TDD B39 | ≤-96 dBm    |
| LTE-TDD B40 | ≤-96 dBm    |
| LTE-TDD B41 | ≤-96 dBm    |



All values above were obtained in the lab. In actual applications, there might be a difference because of network environments.

### 5.3 GNSS Features

Table 5-5 GNSS Feature

| Parameter                      | Value             |
|--------------------------------|-------------------|
| GPS L1 operating frequency     | 1575.42±1.023 MHz |
| GLONASS operating frequency    | 1597.5~1605.9 MHz |
| BDS operating frequency        | 1559.1~1563.1 MHz |
| Tracking sensitivity           | -161 dBm          |
| Acquisition sensitivity        | -147 dBm          |
| Positioning precision (in air) | < 3m (CEP50)      |



| Hot start (in air)            | <2.0s           |
|-------------------------------|-----------------|
| Cold start (in air)           | <35s            |
| Update frequency              | <10 Hz          |
| CNRin/CNRout                  | 3 dB            |
| Max. positioning altitude     | TBD             |
| Max. positioning speed        | TBD             |
| Max. positioning acceleration | TBD             |
| GNSS data type                | NMEA-0183       |
| GNSS antenna type             | aActive antenna |
|                               |                 |



## 6 Mechanical Features

This chapter describes the mechanical features of N58.

### 6.1 Dimensions

| Specifications | N58 Mini PCIe                                                                          |
|----------------|----------------------------------------------------------------------------------------|
| Dimensions     | $51.0 \pm 0.1 \text{ mm x } 30.2 \pm 0.1 \text{ mm } 5.3 \pm 0.15 \text{ mm } (H*W*D)$ |
| Weight         | TBD                                                                                    |
| Packaging      | 52-Pin Mini PCle                                                                       |

Figure 6-1 N58 Mini PCIe dimensions (Unit: mm)









#### 6.2 Label

The label information is laser carvevd on the cover of the N58 module. The following figure shows the label of N58.

Figure 6-2 N58 label





- The picture above is only for reference.
- The silk-screen printing must be clear. No blur is allowed.
- The material and surface finishing must comply with RoHS directives.

### 6.3 Packing

N58 Mini PCIe modules are packed in sealed bags on delivery to guarantee a long shelf life. Follow the same package of the modules again in case of opened for any reason.



Figure 6-3 Packaging process



## 6.4 Storage

Temperature: 20°C to +26°C

Humility: 40% to 60%

Period: 120 days



## 7 Mounting

N58 Mini PCIe adopts the standard PCI Express Mini Card 1.2 interfaces and can be mounted to a Mini PCIe connector. It is recommended to use 679100002 from Molex. The following figure shows its dimensions.



Figure 7-1 Mini PCIe connector



## 8 Safety Recommendations

Ensure that this product is used compliant with the requirements of the country and the environment. Please read the following safety recommendations to avoid body hurts or damages of product or workplace:

- Do not use this product at any places with a risk of fire or explosion such as gasoline stations, oil refineries, etc.
- Do not use this product in environments such as hospitals or airplanes where it might interfere with other electronic equipment.

Please follow the requirements below in application design:

- Do not disassemble the module without permission from Neoway. Otherwise, we are entitled to refuse to provide further warranty.
- Please design your application correctly by referring to the HW design guide document and our review feedback on your PCB design. Please connect the product to a stable power supply and route traces following fire safety standards.
- Please avoid touching the pins of the module directly in case of damages caused by ESD.
- Do not remove the USIM card in idle mode if the module does not support hot-plugging.



## A Abbreviation

| Abbreviation | English Full Name                          |
|--------------|--------------------------------------------|
| ADC          | Analog-Digital Converter                   |
| AFC          | Automatic Frequency Control                |
| AGC          | Automatic Gain Control                     |
| Al           | Analog Input                               |
| AMR          | Acknowledged multirate (speech coder)      |
| AO           | Analog Output                              |
| AP           | Access Point                               |
| ARM          | Advanced RISC Machine                      |
| BDS          | The BeiDou Navigation Satellite System     |
| ВОМ          | Bill of Material                           |
| ВТ           | Bluetooth                                  |
| CCC          | China Compulsory Certification             |
| CEP          | Circular Error Probable                    |
| CNR          | Carrier to Noise Rate                      |
| CPU          | Central Processing Unit                    |
| CS           | Chip Select                                |
| CTS          | Clear to Send                              |
| DC           | Direct Current                             |
| DCS          | Digital Cellular System                    |
| DI           | Digital Input                              |
| DIO          | Digital Input/Output                       |
| DL           | Downlink                                   |
| DO           | Digital Output                             |
| DPSK         | Differential Phase Shift Keying            |
| DQPSK        | Differential Quadrature Phase Shift Keying |
| DRX          | Discontinuous Reception                    |
| DTR          | Data Terminal Ready                        |



| ECM     | Ethernet Control Model                  |
|---------|-----------------------------------------|
| eDRX    | Extended DRX                            |
| EGSM    | Enhanced GSM                            |
| ESD     | Electronic Static Discharge             |
| ESR     | Equivalent Series Resistance            |
| EVK     | Evaluation Kit                          |
| FCC     | Federal Communications Commission       |
| FDD     | Frequency Division Duplexing            |
| FPC     | Flexible Printed Circuit                |
| FTP     | File Transfer Protocol                  |
| FTPS    | FTP Secure                              |
| GFSK    | Gauss frequency Shift Keying            |
| GLONASS | GLOBAL NAVIGATION SATELLITE SYSTEM      |
| GNSS    | Global Navigation Satellite System      |
| GPIO    | General Purpose Input Output            |
| 3GPP    | 3rd Generation Partnership Project      |
| GPRS    | General Packet Radio Service            |
| GPS     | Global Positioning System               |
| GSM     | Global System for Mobile Communications |
| I2C     | Inter-Integrated Circuit                |
| Ю       | Input/Output                            |
| ISP     | Image Signal Processor                  |
| LCC     | Leadless Chip Carriers                  |
| LCD     | Liquid Crystal Display                  |
| LED     | Light Emitting Diode                    |
| LGA     | Land Grid Array                         |
| LTE     | Long Term Evolution                     |
| MCLK    | Main Clock                              |
| MCU     | Microcontroller Unit                    |
| MIPI    | Mobile Industry Processor Interface     |
| PCB     | Printed Circuit Board                   |
| PCS     | Personal Communications Service         |
| PWM     | Pulse Width Modulation                  |
|         |                                         |



| QVGA  | Quarter Video Graphics Array                |
|-------|---------------------------------------------|
| RAM   | Random Access Memory                        |
| RF    | Radio Frequency                             |
| ROM   | Read-only Memory                            |
| RTC   | Real Time Clock                             |
| SD    | Secure Digital                              |
| SDIO  | Secure Digital Input Output                 |
| SIM   | Subscriber Identification Module            |
| SPI   | Serial Peripheral Interface                 |
| SRAM  | Static Random Access Memory                 |
| TDD   | Time Division Duplex                        |
| UART  | Universal asynchronous receiver-transmitter |
| UL    | Uplink                                      |
| USB   | Universal Serial Bus                        |
| USIM  | Universal Subscriber Identity Module        |
| VBAT  | Battery Voltage                             |
| VSWR  | Voltage Standing Wave Ratio                 |
| Wi-Fi | Wireless Fidelity                           |
| WLAN  | Wireless Local Area Networks                |
|       |                                             |