## **CSE320 Fall 2014**

## Homework #3 Quiz in Lecture on Mon 10/2/14 - No Make-up Quizzes!

1. Calculate the Critical path through each of your gate networks for the previous problems and the ones below given the following delays.

| Gate | Timing |
|------|--------|
| AND  | 3ns    |
| OR   | 4ns    |
|      |        |
| NOT  | 1ns    |
| NAND | 2ns    |
| NOR  | 2ns    |

| Gate        | Timing |  |  |
|-------------|--------|--|--|
| XOR         | 2ns    |  |  |
| Multiplexor | 3ns    |  |  |
| (any size)  |        |  |  |
| Decoder     | 5ns    |  |  |
| Encoder     | 4ns    |  |  |



- 2. Design a black box that converts a decimal digit (0-9) in binary as (X<sub>3</sub>,X<sub>2</sub>,X<sub>1</sub>,X<sub>0</sub>) to its 4-bit Excess-3 encoding (Z<sub>3</sub>,Z<sub>2</sub>,Z<sub>1</sub>,Z<sub>0</sub>) (<a href="http://en.wikipedia.org/wiki/Excess-3">http://en.wikipedia.org/wiki/Excess-3</a>). [From Wikipedia] In Excess-3, numbers are represented as decimal digits, and each digit is represented by four bits as the digit value + 3 (the "excess" amount). Eg. 7 becomes 10, 9 becomes 12.
  - a. Complete the truth table: input  $(X_3, X_2, X_1, X_0)$ , output  $(Z_3, Z_2, Z_1, Z_0)$ )
  - b. Write the minterm expressions for each output.
  - c. Implement all Z outputs with a single 4-bit Decoder and OR gates.

| X3 | X2 | X1 | X0 | Z3 | Z2 | Z1 | Z0 |
|----|----|----|----|----|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1  |
| 0  | 0  | 0  | 1  | 0  | 1  | 0  | 0  |
| 0  | 0  | 1  | 0  | 0  | 1  | 0  | 1  |
| 0  | 0  | 1  | 1  | 0  | 1  | 1  | 0  |
| 0  | 1  | 0  | 0  | 0  | 1  | 1  | 1  |
| 0  | 1  | 0  | 1  | 1  | 0  | 0  | 0  |
| 0  | 1  | 1  | 0  | 1  | 0  | 0  | 1  |
| 0  | 1  | 1  | 1  | 1  | 0  | 1  | 0  |
| 1  | 0  | 0  | 0  | 1  | 0  | 1  | 1  |
| 1  | 0  | 0  | 1  | 1  | 1  | 0  | 0  |
| 1  | 0  | 1  | 0  | -  | -  | -  |    |
| 1  | 0  | 1  | 1  | -  | -  | -  | -  |
| 1  | 1  | 0  | 0  | -  | -  | -  |    |
| 1  | 1  | 0  | 1  | -  | -  | -  | -  |
| 1  | 1  | 1  | 0  | -  | -  | -  | =  |
| 1  | 1  | 1  | 1  | -  | -  | =  | -  |
|    |    |    |    |    |    |    |    |

## Using k-maps the expressions for each output is:

$$Z0 = X1$$

$$Z1 = X1'X0' + X1X0$$

$$Z2 = X2X1'X0' + X2'X0 + X2'X1$$

$$Z3 = X2X0 + X2X1 + X3$$







- 3. Design a black box that has a 4-bit input (X) and a 4-bit output (Y) which computes Y = (9x) % 16. Use only a decoder and an encoder.
  - a. Create the truth table with decimal values.
  - b. Draw a Decoder. (How many inputs/outputs does it have? How does it work?)
  - c. Draw an Encoder. (How many inputs/outputs does it have? How does it work?)
  - d. Connect the Decoder to the Encoder according to the truth table in (a). Mare sure to label all input and output values.



- 4. Design a 2-bit adder with Carry\_in and Carry\_out signals from logic gates.
  - a. Create the truth table and Boolean logic expressions for 2-bit SUM and Carry\_out signals.
  - b. Implement (a) using basic logic gates (AND, OR NOT, NAND, NOR, or MUX).
  - c. Implement (a) using 1-bit full adders.

The truth table would have input X1, X0, Y1, Y0 for the 2-bit adder inputs and the Carry\_in bit. For output Z1, Z0, Carry\_out.

There will be 32 combinations of the inputs. Each output signal when then be a Boolean expression which is a combination of the inputs.

$$Z1 (X1, X0, Y1, Y0, Carry_in) = ...$$

$$Z0 (X1, X0, Y1, Y0, Carry in) = ...$$

Then each of these can be implemented with logic gates. This problem is meant to be long a tedious. The point is to illustrate that creating all operations from "scratch" can often be more expensive than building components and connecting them together.

To implement with full adders:





6. Implement a 1-bit ALU with inputs and outputs as shown in the figure. The ALU must perform the operations shown in the table according to the specified control signals. Use AND, OR, NOT and MUX gates to implement the unit. Assume only uncomplemented forms of the variables are given.



| C <sub>2</sub> | $C_1$ | C <sub>0</sub> | Operation                     | F  |  |
|----------------|-------|----------------|-------------------------------|----|--|
| 0              | 0     | 0              | A NAND B                      | 1  |  |
| 0              | 0     | 1              | A NOR B                       |    |  |
| 0              | 1     | 0              | A XOR B                       | -  |  |
| 0              | 1     | 1              | A AND B                       | -  |  |
| 1              | 0     | 0              | A+B (carryout)                | (  |  |
| 1              | 0     | 1              | A - B                         |    |  |
| 1              | 1     | 0              | B'                            |    |  |
| 1              | 1     | 1              | SLT (if $B < A$ , result = 1, | ١. |  |
|                |       |                | else result $= 0$ )           |    |  |



7. Implement a 1-bit ALU with inputs and outputs as shown in the figure. The ALU must perform the operations shown in the table according to the specified control signals. Use <u>one</u> MUX gate and NOR gates to implement the unit. Assume only uncomplemented forms of the variables are given.

SLTZ stands for "set on less than zero". If A is < 0, then output 1, otherwise output 0.



8. Implement a 1-bit ALU with inputs and outputs as shown in the figure. The ALU must perform the operations shown in the table according to the specified control signals. Use AND, OR, NOT and MUX gates to implement the unit. Assume only uncomplemented forms of the variables are given.



| C <sub>2</sub> | $C_1$ | C <sub>0</sub> | Operation                     |  |  |
|----------------|-------|----------------|-------------------------------|--|--|
| 0              | 0     | 0              | A' AND B'                     |  |  |
| 0              | 0     | 1              | A NOR B                       |  |  |
| 0              | 1     | 0              | A XOR B                       |  |  |
| 0              | 1     | 1              | A NAND B                      |  |  |
| 1              | 0     | 0              | A+B (carryout)                |  |  |
| 1              | 0     | 1              | A - B                         |  |  |
| 1              | 1     | 0              | B'                            |  |  |
| 1              | 1     | 1              | SLT (if $B < A$ , result = 1, |  |  |
|                |       |                | else result $= 0$ )           |  |  |

Implement xor gate

9. Consider two new gates  $\square$  and described by the following truth table. Write the minimal Boolean expression for the gate. Show that each gate is a universal gate by building another universal set of gates. You many use the constants 0 and 1 if needed.

| X | y | х□у | x©y |
|---|---|-----|-----|
| 0 | 0 | 0   | 1   |
| 0 | 1 | 1   | 0   |
| 1 | 0 | 0   | 1   |
| 1 | 1 | 0   | 1   |

The minterm expression for  $x \square y = x'y$ 

NOT GATE: If we set y = 1, then  $x \square 1 = x'(1) = x'$ AND GATE: If we make x = x' the  $x \square y = (x')'y = xy$ 

The maxterm expression for  $x \odot y = (x + y')$ 

NOT GATE: If we set x = 0, then  $0 \odot y = (0 + y') = y'$ 

OR GATE: If we make y = y', then  $x \odot (y') = (x + (y'))' = (x + y)$