# 3. CMOS Technology

6.004x Computation Structures
Part 1 – Digital Circuits

Copyright © 2015 MIT EECS

#### **Combinational Device Wish List**





- ✓ Design our system to tolerate some amount of error
  - ⇒ Add positive noise margins
  - ⇒ VTC: gain>1 & nonlinearity
- ✓ Lots of gain ⇒ big noise margin
- ✓ Cheap, small
- ✓ Changing voltages will require us to dissipate power, but if no voltages are changing, we'd like zero power dissipation
- ✓ Want to build devices with useful functionality (what sort of operations do we want to perform?)

# N-Channel MOSFET: Physical View



MOSFETs (metal-oxide-semiconductor field-effect transistors) are four-terminal voltage-controlled switches. Current flows between the diffusion terminals if the voltage on the gate terminal is large enough to create a conducting "channel", otherwise the mosfet is off and the diffusion terminals are not connected.

#### N-Channel MOSFET: Electrical View

The four terminals of a Field Effect Transistor (gate, source, drain and bulk) connect to conductors that generate a set of electric fields in the channel region which depend on the relative voltages of each terminal.



Olivier Deleage and Peter Scott (CC BY-SA 3.0)

Saturation mode

Saturation mode at point of pinch-off

# N-channel MOSFET I<sub>DS</sub> vs. V<sub>DS</sub>



#### **FETs Come in Two Flavors**

NFET: n-type source/drain diffusions in a p-type substrate. Positive threshold voltage; inversion forms n-type channel





PFET: p-type source/drain diffusions in a n-type substrate. Negative threshold voltage; inversion forms p-type channel.





The use of both NFETs and PFETs – complimentary transistor types – is a key to CMOS (complementary MOS) logic families.

#### **CMOS** Recipe

If we follow two rules when constructing CMOS circuits, we can model the behavior of the mosfets as simple *voltage-controlled* switches:

Rule #1: only use NFETs in pulldown circuits

Rule #2: only use PFETs in pullup circuits



NFET Operating regions:

"off": 
$$V_{GS} < V_{TH,NFET}$$
 S  $\longrightarrow$  D  $V_{GS} > V_{TH,PFET}$  S  $\longrightarrow$  "on":  $V_{GS} > V_{TH,NFET}$  S  $\longrightarrow$  "on":  $V_{GS} > V_{TH,NFET}$  S  $\longrightarrow$  "on":  $V_{GS} < V_{TH,PFET}$  S  $\longrightarrow$  NFET threshold = ~0.5V PFET threshold = ~-

"1" 
$$\rightarrow$$
 off "0"  $\rightarrow$  on D (lower potential)

PFET Operating regions:



When  $V_{IN}$  is in the middle, both the pfet and nfet are "on" and the shape of the VTC depends on the details of the devices' characteristics. CMOS gates have very high gain in this region (small changes in  $V_{IN}$  produce large changes in  $V_{OUT}$ ) and the VTC is almost a step function.

# Beyond Inverters: Complementary pullups and pulldowns

Now you know what the "C" in CMOS stands for!

We want *complementary* pullup and pulldown logic, i.e., the pulldown should be "on" when the pullup is "off" and vice versa.

|        |          |               | 1 ower supprig    |
|--------|----------|---------------|-------------------|
| pullup | pulldown | F(inputs)     | Pullup            |
| on     | off      | driven "1"    | switches          |
| off    | on       | driven "0"    | inputs output     |
| on     | on       | driven "X"    | Pulldown switches |
| off    | off      | no connection | •                 |
|        |          | <b>f</b>      | Ground            |

Since there's plenty of capacitance on the output node, when the output becomes disconnected it "remembers" its previous voltage -- at least for a while. The "memory" is the load capacitor's charge. Leakage currents will cause eventual decay of the charge (that's why DRAMs need to be refreshed!).

What a nice  $V_{OH}$  you have...



Thanks. It runs in the family...







conducts when A is high

conducts when A is low:  $\overline{A}$ 





conducts when A is high and B is high: A'B

conducts when A is low or B is low: A+B = A·B



conducts when A is high or B is high: A+B

conducts when  $\underline{A}$  is  $\underline{low}$  and B is low:  $\overline{A} \cdot \overline{B} = A + B$ 

### A Pop Quiz!



Current technology:  $\lambda = 14$ nm

16λ

- NAND gate =  $(82)(16)(45e^{-9})^2 = 2.66e^{-12}m^2$
- 2.6e<sup>10</sup> NAND gates/wafer (= 100 billion FETS!)
- marginal cost of NAND gate: 132n\$

## General CMOS Gate Recipe

Step 1. Figure out the pullup network that does what you want, *e.g.*,

$$F = \overline{A} + \overline{B} \cdot \overline{C}$$

(Determine what combination of inputs generates a high output)

Step 2. Walk the hierarchy replacing nfets with pfets, series subnets with parallel subnets, and parallel subnets with series subnets

Step 3. Combine pfet pullup network from Step 1 with nfet pulldown network from Step 2 to form a fully-complementary CMOS gate.







### **CMOS Gates Are Naturally Inverting**

In a CMOS gate, rising inputs  $(0\rightarrow 1)$  lead to falling outputs

- NFETs go from "off" to "on"
  - → pulldown paths connected
  - → output may be connected to ground
- PFETs go from "on" to "off"
  - → pullup paths disconnected
  - $\rightarrow$  output may be disconnected from  $V_{DD}$

For CMOS gate:

All inputs 0

- → nfets off, pfets on
- → output must be 1

All inputs 1

- → nfets on, pfets off
- → output must be 0

Corollary: you can't build positive logic, e.g., AND, with one CMOS gate

|               | A   | В              | $A \cdot B$ |
|---------------|-----|----------------|-------------|
| 't build      | 0   | 0              | 0           |
| AND,          | O   | 1              | 0           |
| te            | 1   | 0              | 0           |
|               | 19  | <sup>7</sup> 1 | 1           |
| A=1, B rising | g } | \_<br>\_       |             |

Oops, output is also rising!

# **CMOS Timing Specifications**

Circuit:

Electrical model:



Waveforms:



#### **Propagation Delay**

Propagation delay  $(t_{PD})$ : An UPPER BOUND on the delay from valid inputs to valid outputs.



# **Contamination Delay**

Contamination delay (t<sub>CD</sub>): A LOWER BOUND on the delay from any invalid input to an invalid output



Do we really need  $t_{CD}$ ?

Usually not... it'll be important when we design circuits with registers (coming soon!)

If t<sub>CD</sub> is not specified, safe to assume it's 0.

#### The Combinational Contract

$$\begin{array}{c|c}
A & B \\
\hline
0 & 1 \\
1 & 0
\end{array}$$

 $t_{\text{PD}}$  propagation delay  $t_{\text{CD}}$  contamination delay



- Notes:
  - 1. No Promises during XXXXX
  - 2. Default (conservative) spec:  $t_{CD} = 0$

### **Acyclic Combinational Circuits**

If NAND gates have a  $t_{PD}$  = 4nS and  $t_{CD}$  = 1nS

t<sub>CD</sub> is the *minimum* cumulative contamination delay over all paths from inputs to outputs

$$t_{PD} = 12 nS$$

$$t_{CD} = \underline{2}$$
 nS



cumulative propagation delay over all paths from inputs to outputs

#### One Last Timing Issue...



Recall the rules for *combinational devices*:

Output guaranteed to be valid when  $\underline{all}$  inputs have been valid for at least  $t_{PD}$ , and, outputs may become invalid no earlier than  $t_{CD}$  after an input changes!

Many gate implementations—e.g., CMOS—adhere to even tighter restrictions.

#### What Happens In This Case?



#### **LENIENT** Combinational Device:

Output guaranteed to be valid when <u>any</u> combination of inputs sufficient to determine the output value has been valid for at least  $t_{PD}$ . *Tolerates transitions -- and invalid levels -- on irrelevant inputs!* 

| NOR: |   |             |   | Lenient | A      | В           | Z |
|------|---|-------------|---|---------|--------|-------------|---|
|      | 0 | 0<br>1<br>0 | 1 | NOR:    |        |             |   |
|      | 1 | 0           | 0 |         | X<br>1 | 0<br>1<br>X | 0 |

| A |  |
|---|--|
| В |  |
| Z |  |

### Summary

#### • CMOS

- Only use NFETs in pulldowns, PFETs in pullups → mosfets behave as voltage-controlled switches
- Series/parallel Pullup and pulldown switch circuits are complementary
- CMOS gates are naturally inverting (rising input transition can only cause falling output transition, and vice versa).
- "Perfect" VTC (high gain,  $V_{OH} = V_{DD}$ ,  $V_{OL} = GND$ ) means large noise margins and no static power dissipation.

#### Timing specs

- $t_{PD}$ : upper bound on time from valid inputs to valid outputs
- $t_{\text{CD}}$ : lower bound on time from invalid inputs to invalid outputs
- If not specified, assume  $t_{CD} = 0$
- Lenient gates: output unaffected by some input transitions
- Next time: logic simplification, other canonical forms