# Extended Essay

Fast Fourier Transform Implementation on X86 Architecture with SIMD Optimization

Kanru Hua

Shanghai Pinghe Bilingual School

August 23, 2014

### Abstract

Fast Fourier Transform(FFT), as an optimized algorithm and discrete version derived from Fourier Transform(FT), is widely used in the field of Engineering and Computer Science. Typical use of FFT involves data compression, audio/image processing, speech synthesis/recognization, digital communication and many other important applications.

The purpose of this Extended Essay is to present a method to implement a highly optimized and light-weighted FFT routine library, which is named ee-fft.

The choice of CPU architecture is x86 with SSE2 instruction set support since a vast majority of today's personal computer are compatible with such instruction sets.

In the first chapter I will start from listing several optimization techniques available on the chosen platform; chapter 2 will start with some background knowledge about FFT algorithms and then outline the structure of ee-fft; in chapter 3 I will describe each part of the implementation in detail; benchmark, evaluation, comparison and conclusion will be presented in chapter 4.

# Contents

### Chapter 1

# Optimization Techniques on X86 with SIMD Support

X86 processor family involves a range of models from the earliest Intel 8086 to the newest Intel Haswell, Xeon and compatible AMD series. In this essay X86 refers to 32 or 64-bit X86 processors with at least FPU, MMX, SSE and SSE2 instruction set support, which are the most common models in modern personal computers.

More specifically, this essay targets at Intel X86 processors. But the instruction sets and other hardware features are compatible with most X86 processors made by other vendors(such as AMD and VIA Technologies).

In this chapter the optimization techniques introduced below will be categorized by related hardware features.

#### 1.1 IA-32 Architecture

IA-32 is the abbreviation of Intel Architecture 32-bit and it originated from Intel 80386 processor. IA-32 is the basic subset of and supported by all 32 or 64-bit x86 processors nowadays.

Although this essay focus more on optimizations based on extended features of modern processors, it is necessary to briefly introduce IA-32 architecture as a basic processor model.

#### 1.1.1 Registers

Registers in IA-32 Architecture consist of 8 general purpose registers(EAX, EBX, ECX, EDX, EDI, ESI, EBP, and ESP), 6 segment registers(CS, DS, SS, ES, FS, and GS), one flag register(EFLAGS), and one instruction pointer(EIP). Each general purpose register holds 32 bits of data for arithmetic or memory operation; each segment register holds 16 bits of data for memory management. [?]

#### 1.1.2 Instruction Set

IA-32 instruction sets offer basic operations, for example, data transfer, pro-

gram control, integer arithmetic, and other operations, on memory and general purpose registers. [?]

However, IA-32 does not provide floating point operations, which are implemented in i486 and later architectures with FPU instruction set.

#### 1.2 Hardware Features and Optimizations

#### 1.2.1 SIMD(Single Instruction Multiple Data)

Most IA-32 instructions operate on single data unit. For example, assembly code "mov \$0xffffffff, %eax" loads one 32-bit immediate value into EAX register.

By contrast, SIMD(Single Instruction Multiple Data) instruction sets enable parallel operations on multiple data units during the execution of one instruction. Thus speed up the processing of data.

MMX is the first SIMD instruction set added as an IA-32 extension for packed integer arithmetics. Another major extension is SSE(Streaming SIMD Extensions), first introduced since Intel Pentium III, providing packed addition/multiplication/shuffling to up to 4 single-precison floating point values. Later, SSE2 extended such capability to integers and double-precision floating point values. Subsequent updates include SSE3, SSSE3, SSE4, AVX, FMA and AVX2, which are less common and will not be further discussed in this essay.

To expand storage space for intermediate values, SSE added eight 128-bit registers: XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, and XMM7. In 64-bit mode these are further expanded to XMM15. [?]

#### Vectorization

To vectorize means to complete a computation in parallel, i.e., multiple data are processed each time.

In many situations, we compute the element-wise multiplication of two array of floating point values. The typical C implementation would be:

```
int i;
for(i = 0; i < N; i ++)
dst[i] = src1[i] * src2[i];</pre>
```

By default many compilers will compile the codes with FPU instruction set which loads two numbers, perform a multiplication and store the result during each loop cycle. The following code is the vectorized version using gcc-style inline assembly and SSE instruction set:

```
int i;
/* 4 multiplications each time */
for(i = 0; i < N - 3; i += 4)
__inline__ __asm__
(
"movaps %1, %%xmm0\n" //load 4 floats from src1 to xmm0
"mulps %2, %%xmm0\n" //multiply xmm0 by floats from src2
"movaps %%xmm0, %0\n" //store xmm0 into dst</pre>
```

```
9 : "+m"(dst[i]) : "m"(src1[i]), "m"(src2[i]) : "%xmm0"
10 );
11 /* Multiplications for the rest that do not fit in fours. */
12 for(; i < N; i ++)
13 dst[i] = src1[i] * src2[i];</pre>
```

The vectorized code multiplies four float values in three commands and most SSE instructions can be completed in one processor cycle(if load/store time were to be neglected).

One thing to notice is that "movaps" instruction only accepts memory locations aligned by 16 bytes. Otherwise it should be replaced with "movups" with a slight increase in latency.

#### Replacing FPU instructions

Even for scalar arithmetics, i.e., single data is processed by each instruction, SSE is faster than equivalent FPU instructions. So SSE instructions for scalar operations are suggested to replace the FPU ones in most ocassions.

#### 1.2.2 Cache

Caches are buffers in CPUs for speeding up access to frequently used memory regions.

Direct memory access incurs a latency of hundreds of processor cycles. But when frequently used memory units are loaded, processed, and stored in caches, the latency can be shortened by tens or even hundreds.

To speed up data transfer between cache and memory, multiple levels of cascaded caches are introduced to modern processors. Sorted by number, the cache directly accessed by the processor is called L1, and the one accessed by L1 is L2, then L3, etc.

In today's mainstream processors, each core has a 32 or 64KB L1 cache, and a 256KB L2 cache. Some models has L3 and even L4 caches with a capacity of several mega bytes. The L1 cache is further segmented into instruction cache and data cache.

#### Cache Optimization

When an instruction accesses to a memory unit beyond the cache, a cache miss takes place. In such situations the processor has to pause execution until the memory content is loaded into the cache.

Programmers have to optimize the codes to minimize cache misses, especially when processing over large amount of data. Consider the following senario:

After some processing procedures, two very large array of float values are multiplied and the results are stored in another array. Such process is repeated by thousands of times in each second.

Typical C implementation without cache optimization would be:

```
int i, j;
for(i = 0; i < N_repeat; i ++)
{</pre>
```

The above codes can be much slower when N\_datasize exceeds the size of L1 data cache. An optimized version can be:

```
/* this function definition should be in the file scope */
   static void process(float* dst, float* src1, float* src2, int size)
   {
       int j;
       for(j = 0; j < N_repeat; j ++)</pre>
       {
6
               ... some data processing ...
9
           for(j = 0; j < size; j ++)
10
               dst[i] = src1[i] * src2[i];
11
               ... some further processing ...
13
14
       }
15
   }
16
17
18
   /* repeating the loop between cache refreshes */
19
   for(i = 0; i < N_datasize - L1data_size + 1; i += L1data_size)</pre>
20
       process(dst + i, src1 + i, src2 + i, L1data_size);
21
   /* process the rest that do not fit in cache size */
   process(dst + i, src1 + i, src2 + i, N_datasize - i);
```

#### 1.2.3 Instruction Pipeline

The following steps outline the five stage model for the operation of one instruction:

- 1. Fetch the instruction bytes from cache.
- 2. Decode the instruction.
- 3. Execute the instruction.
- 4. Load data need by the instruction from cache.
- 5. Write the result back into cache.

On processors with instruction pipelines, the five steps are respectively completed by individual parts of the circuit. Theoretically up to five instructions can be processed simutaneously, if the five parts are used for successive instructions on different stages at the same time. So pipelining does not shorten the latency(in some ocassions it extends the latency) but increases the throughput of instructions.

One problem is, when an instruction depends on the result of previous instruction execution, the later instruction has to be delayed to retain the processing sequence. Otherwise an incorrect result is yielded, which is called a hazard.

#### **Execution Core**

Many latest CPUs has mutiple fetchers, decoders and even execution units. The decoders break down instructions into a chain of micro operations(or microops), which are smaller and more specific instructions. The execution, data load and store parts are combined into an Execution Core, inside which are multiple ports that can execute different micro-ops in parallel. For instance, each Execution Core in Intel Core processors has six ports: data mover between registers, adder, multiplier, shifter/shuffler, data loader, and data storer. [?]

#### Minimizing Dependences

We should notice that careful sequencing of codes does make a difference on execution time, comparing to those unarranged codes even with exactly same instructions.

- The dependency on the same data by neighboring instructions should be minimized.
- 2. The dependency on the same execution port by neighboring instructions should be minimized.

#### 1.2.4 Branch Prediction

Branch Prediction is a technique used to maximize the usage of pipeline. Traditional pipeline fails to run parallel when a conditional or unconditional jump or call is met. To fix this problem, a Branch Prediction Unit(BPU), which predicts the destination of incoming jumps, calls and returns, is added to the instruction fetcher. [?]

#### Loop Unrolling

When BPU fails to predict a branch, the pipelines would be slowed down. One effective way to solve this problem is to reduce the branches if possible. One more specific yet common method is called loop unrolling. The following code is an example of loop-unrolled version of the multiplication of two float arrays:

```
int i;
/* 4 multiplications each time */
for(i = 0; i < N - 3; i += 4)</pre>
```

```
4  {
5     dst[i] = src1[i] * src2[i];
6     dst[i + 1] = src1[i + 1] * src2[i + 1];
7     dst[i + 2] = src1[i + 2] * src2[i + 2];
8     dst[i + 3] = src1[i + 3] * src2[i + 3];
9  }
10    /* Multiplications for the rest that do not fit in fours. */
11    for(; i < N; i ++)
12    dst[i] = src1[i] * src2[i];</pre>
```

When compiling C programs with an optimization flag, many compilers can automatically unroll the loops but in some ocassions manually unroll the loops yields faster programs, especially when combining loop unrolling with vectorization.

There is a trade-off between loop unrolling and cache miss rate. In the multiplication case, if N equals to 20000 and the loop is unrolled into two iterations of 10000 multiplications, the size of compiled binary may become larger than L1 instruction cache. So the optimized code may be even slower than the original one.

### Chapter 2

# FFT Derivation and Program Structure

#### 2.1 Choice of Algorithm

In this section the Discrete Fourier Transform(DFT) and Split Radix Algorithm, as one of the Fast Fourier Transform Algorithms, will be reviewed.

#### 2.1.1 Discrete Fourier Transform

The algebraic representation of DFT is,

$$X_k = \sum_{n=0}^{N-1} x_n e^{-j\frac{2\pi}{N}nk}, \quad k = 0, 1, ..., N-1$$

where  $X_k$  is the output as a series of complex numbers;  $x_n$  is the input also as a series of complex numbers; N is the size of transform. In Signal Processing, j is used to replace i, the notation of imaginary unit.

From the above formula we can see the time complexity of DFT is  $O(n^2)$ . When n is large, the computational cost will be very high.

#### 2.1.2 Split Radix Fast Fourier Transform

Split Radix algorithm[?] is an adaption of Cooley-Tukey FFT algorithm[?]. Both of them reduce the time complexity to  $O(n \log(n))$ . The former one further reduces the number of complex additions and multiplications.

The key concept of those algorithms is "Divide and Conquer". By Cooley-Tukey algorithm, the  $O(n^2)$  problem is splitted into two  $O(\frac{n^2}{4})$  sub-problems and then splitted into four  $O(\frac{n^2}{16})$  sub-problems and so on, until the size of the bottom level transform reaches 2.

One limit of such algorithm is that the transform size must be an integer power of 2, otherwise the transform cannot be completely splited. Luckily in most applications it is fine to compromise to transform size of an integer power of 2.



Figure 2.1: the divide-and-conquer nature of Split Radix FFT

#### 2.2 Mathematical Derivation

The following is derivation of Decimation-In-Time(DIT) Split Radix FFT as a background for the next chapter. Another form of Split Radix FFT is Decimation-In-Frequency(DIF). Their differences will be explained in section 2.3.2.

This section is a summary of the reference articles [?] and [?].

#### 2.2.1 Decimation In Time

To simplify the formula, we define a twiddle factor  $W_N$  as

$$W_N = e^{-j\frac{2\pi}{N}}$$

where subscript N is the denominator of the exponent, so

$$W_{N/2} = e^{-j\frac{4\pi}{N}}$$
  $W_{N/4} = e^{-j\frac{8\pi}{N}}$ 

The DFT formula can be represented with a twiddle factor:

$$X_k = \sum_{n=0}^{N-1} x_n W_N^{nk}$$

Extract the summation of even indices and two forms of odd indices:

$$X_k = \underbrace{\sum_{n=0}^{N/2-1} x_{2n} W_N^{2nk}}_{a} + \underbrace{\sum_{n=0}^{N/4-1} x_{4n+1} W_N^{(4n+1)k}}_{b} + \underbrace{\sum_{n=0}^{N/4-1} x_{4n+3} W_N^{(4n+3)k}}_{c}$$

Part a can be rearranged as,

$$\sum_{n=0}^{N/2-1} x_{2n} W_N^{2nk} = \sum_{n=0}^{N/2-1} x_{2n} W_{N/2}^{nk}$$

For part b,

$$\sum_{n=0}^{N/4-1} x_{4n+1} W_N^{(4n+1)k} = \sum_{n=0}^{N/4-1} x_{4n+1} W_N^{4nk} W_N^k = W_N^k \sum_{n=0}^{N/4-1} x_{4n+1} W_{N/4}^{nk}$$

The same method applies for part c,

$$\sum_{n=0}^{N/4-1} x_{4n+3} W_N^{(4n+3)k} = \sum_{n=0}^{N/4-1} x_{4n+3} W_N^{4nk} W_N^{3k} = W_N^{3k} \sum_{n=0}^{N/4-1} x_{4n+3} W_{N/4}^{nk}$$

Combine the parts together,

$$X_k = \underbrace{\sum_{n=0}^{N/2-1} x_{2n} W_{N/2}^{nk}}_{\text{DFT}\{x_{2n}\}} + W_N^k \underbrace{\sum_{n=0}^{N/4-1} x_{4n+1} W_{N/4}^{nk}}_{\text{DFT}\{x_{4n+1}\}} + W_N^{3k} \underbrace{\sum_{n=0}^{N/4-1} x_{4n+3} W_{N/4}^{nk}}_{\text{DFT}\{x_{4n+3}\}}$$

So the N-sized DFT is splited to one  $\frac{N}{2}$  and two  $\frac{N}{4}$ -sized DFTs. However, index k is bounded between 0 and  $\frac{N}{4}-1$ .

#### 2.2.2 Expand the Bound

The above formula only gives the result when k is bounded between 0 and  $\frac{N}{4} - 1$  because when  $k \geq \frac{N}{4}$ , part b and part c are no longer DFTs. To yield a more general result, different ranges of k are discussed respectively.

Range 
$$k \in [\frac{N}{4}, \frac{N}{2}]$$

We use  $p=k-\frac{N}{4}$  to replace k; the twiddle factors in each sub-DFT remain unchanged:

$$\begin{split} W_{N/4}^{n(p+N/4)} &= e^{-j\frac{2\pi}{N/4}n(p+N/4)} \\ &= e^{-j\frac{2\pi}{N/4}np}\underbrace{e^{-j\frac{2\pi}{N/4}n(N/4)}}_{=e^{-j\frac{2\pi}{N/4}np}=W_{N/4}^{np}} \end{split}$$

But the twiddle factors outside of sub-DFTs of part b and part c changed:

$$\begin{split} W_N^{p+N/4} &= e^{-j\frac{2\pi}{N}(p+N/4)} \\ &= e^{-j\frac{2\pi}{N}p} \underbrace{e^{-j\frac{2\pi}{N}(N/4)}}_{=e^{-j\frac{\pi}{2}}=-j} \\ &= -jW_N^p \\ W_N^{3(p+N/4)} &= W_N^{3p}W_N^{3N/4} = jW_N^{3p} \end{split}$$

Range  $k \in \left[\frac{N}{2}, \frac{3N}{4}\right]$ 

We use  $p = k - \frac{N}{2}$  to replace k and use the same method as above,

$$\begin{split} W_{N/4}^{n(p+N/2)} &= W_{N/4}^{np} \\ W_N^{p+N/2} &= -W_N^p \\ W_N^{3(p+N/2)} &= W_N^{3p} W_N^{3N/2} = -W_N^{3p} \end{split}$$

Range  $k \in [\frac{3N}{4}, N[$ 

We use  $p = k - \frac{3N}{4}$  to replace k and use the same method as above,

$$\begin{split} W_{N/4}^{n(p+3N/4)} &= W_{N/4}^{np} \\ W_N^{p+3N/4} &= W_N^{p+N/2} W_N^{N/4} = W_N^{p+N/4} = j W_N^p \\ W_N^{3(p+3N/4)} &= W_N^{3p} W_N^{3N/4} W_N^{3N/2} = -j W_N^{3p} \end{split}$$

#### The Split Radix

The whole algorithm can be represented in a cascaded multi-level split structure. Each split is based on the result of splits in the lower level.

We define  $X_1$  as  $DFT\{x_{2n}\}$ ;  $X_2$  as  $DFT\{x_{4n+1}\}$ ;  $X_3$  as  $DFT\{x_{4n+3}\}$ .

For  $k \in [0, \frac{N}{4}[$ ,

$$\begin{split} X_k &= X_{1_k} + W_N^k X_{2_k} + W_N^{3k} X_{3_k} \\ X_{k+N/4} &= X_{1_{k+N/4}} - j W_N^k X_{2_k} + j W_N^{3k} X_{3_k} \\ X_{k+N/2} &= X_{1_k} - W_N^k X_{2_k} - W_N^{3k} X_{3_k} \\ X_{k+3N/4} &= X_{1_{k+N/4}} + j W_N^k X_{2_k} - j W_N^{3k} X_{3_k} \end{split}$$

#### 2.2.3 A Procedural Approach

To give an intuition of what exactly the Split Radix algorithm does, we take a transform size N=16 into the formula and get the following procedure for spliting:

- 1.  $DFT_{16}\{x_n\}$  is splitted into  $DFT_{8}\{x_{2n}\}$ ,  $DFT_{4}\{x_{4n+1}\}$ , and  $DFT_{4}\{x_{4n+3}\}$ .
- 2.  $DFT_8\{x_{2n}\}\$  is splitted into  $DFT_4\{x_{4n}\}\$ ,  $DFT_2\{x_{8n+2}\}\$ , and  $DFT_2\{x_{8n+6}\}\$ .
- 3.  $DFT_4\{x_{4n+1}\}\$ is splitted into  $DFT_2\{x_{8n+1}\}\$ ,  $x_5$ , and  $x_{13}$ .
- 4.  $DFT_4\{x_{4n+3}\}$  is splitted into  $DFT_2\{x_{8n+3}\}$ ,  $x_7$ , and  $x_{15}$ .
- 5.  $DFT_4\{x_{4n}\}\$ is splitted into  $DFT_2\{x_{8n}\}\$ ,  $x_4$ , and  $x_{12}$ .
- 6. 2-sized DFTs cannot be splited further by Split Radix but can still be splited by DFT:

- 7.  $DFT_2\{x_{8n+2}\}$  can be merged from  $x_2$  and  $x_{10}$ .
- 8.  $DFT_2\{x_{8n+6}\}$  can be merged from  $x_6$  and  $x_{14}$ .
- 9.  $DFT_2\{x_{8n+1}\}$  can be merged from  $x_1$  and  $x_9$ .
- 10.  $DFT_2\{x_{8n+3}\}$  can be merged from  $x_3$  and  $x_{11}$ .
- 11.  $DFT_2\{x_{8n}\}$  can be merged from  $x_0$  and  $x_8$ .

The computing procedure is exactly the reverse of the above process. The following diagram visualizes such process with blocks representing merges.



Figure 2.2: Split Radix Block Diagram, N=16

We can observe that the inputs on the left side are not in original order. This is because in each split the odd and even indices are shuffled.

One way to shuffle the inputs is to use bit reverse method. Take transform with N=16 as an example. The shuffled series of indices in the picture,  $\{0, 9, 4, 12, 2, 10, ..., 7, 15\}$  can be generated by the following procedure:

- 1. Generate an array of ascending integers from 0 to N-1.
- 2. Convert all elements of the array into binary integer each containing  $log_2n$  bits. The empty bits are filled with zero.
- $3.\,$  Reverse the binary integers. For example, 000110 is reversed as 011000.
- 4. Convert the binary integers back into decimal integers.

#### 2.3 Points to Consider

Before coding, some details have to be considered to trade off between performance and features.

#### 2.3.1 Transform Dimension and Precision

One dimensional DFT is the most commonly used type of Fourier Transform in Engineering; multi dimensional DFT can be decomposed to cascaded one dimensional transforms. So I will only implement one dimensional FFT.

The need for precision depends on the specific application of FFT. To maximize speed, only single precision floating point type will be involved.

#### 2.3.2 DIT v.s. DIF

Decimation-In-Frequency FFT, in contrast, splits the transform from the right, i.e., the output side. The derivation method is generally same. Another difference is, the input is ordered but the output is out of order and has to be bit reversed.

The total number of additions and multiplications for DIT and DIF are same. So I just arbitrarily chosed DIT.

#### 2.3.3 In-place v.s. Out-of-place

In-place means the memory region for input is refilled by output after transformation; out-of-place means the output is dumpped into another region of memory.

#### Is it possible to do the whole transform in-place?

The answer is true.

Merging the right hand side of the generalized Split Radix formula (see section 2.2.2) gives,

$$\begin{split} X_k &= X_{1_k} + \left(W_N^{3k} X_{3_k} + W_N^k X_{2_k}\right) \\ X_{k+N/4} &= X_{1_{k+N/4}} + j\left(W_N^{3k} X_{3_k} - W_N^k X_{2_k}\right) \\ X_{k+N/2} &= X_{1_k} - \left(W_N^{3k} X_{3_k} + W_N^k X_{2_k}\right) \\ X_{k+3N/4} &= X_{1_{k+N/4}} - j\left(W_N^{3k} X_{3_k} - W_N^k X_{2_k}\right) \end{split}$$

We observe that  $X_1$  is copied into  $X_k$  and  $X_{k+N/2}$ . Then addition/subtraction/multiplication with twiddle factors and imaginary unit of  $X_3$  and  $X_2$  are added onto  $X_1$ . Such procedure can be implemented in a for-loop without allocating memory for intermediate results.

The following diagram, named as the "Butterfly Diagram" for its shape similarity, shows the arithmetic procedure of a split. Each arrow denotes an addition and each label above the lines denotes an multiplication.



Figure 2.3: Split Radix Butterfly Structure

By the way, the above diagram also looks like an inverted letter "L", so the split process is also called L-shaped transform.

#### Advantage of In-place transform

Since no extra memory has to be allocated to store intermediate results, the in-place transform makes better use of data cache.

#### Disadvantage of In-place transform

The input may not be aligned to 16-byte boundaries. So in-place transform can incur a delay in data fetch and storage.

#### A Compromise

The bit reverse procedure should be out-of-place to shuffle the unaligned inputs into an aligned buffer. After transform the output is copied from the aligned buffer to the unaligned destination.

#### 2.3.4 AoS v.s. SoA

AoS and SoA are respectively the abbreviations for "Array of Structure" and "Structure of Array".

Both the input and output of DFT are complex values. So the AoS solution is to store them as a two dimensional array, of which the first dimension of index of signal, the second is real and imaginary part. The SoA solution involves two one dimensional arrays, one contains all real values, the other contains all imaginary values.

When doing SIMD optimization on AoS data, we have to do lots of shuffles on data, which can be rather complicated. So I chose SoA for simplicity.

#### 2.3.5 Choosing the Base Transform

In section 2.2.3 the minimal transform is 2-point DFT. If we set N=2, the DFT formula can be simplified as:

$$X_k = \sum_{n=0}^{1} x_n e^{-j\frac{2\pi}{N}nk}, \quad k = 0, 1$$

$$X_0 = x_0 + x_1$$

$$X_1 = x_0 - x_1$$

which is the sum and difference of two inputs.

Actually in 4-point DFT transforms, there is also no multiplication required:

$$X_k = \sum_{n=0}^{3} x_n e^{-j\frac{2\pi}{4}nk} = \sum_{n=0}^{3} x_n e^{-j\frac{\pi}{2}nk}$$

$$X_0 = \sum_{n=0}^{3} x_n = x_0 + x_1 + x_2 + x_3$$

$$X_1 = \sum_{n=0}^{3} x_n e^{-j\frac{\pi}{2}n} = x_0 - jx_1 - x_2 + jx_3$$

$$X_2 = \sum_{n=0}^{3} x_n e^{-j\pi n} = x_0 - x_1 + x_2 - x_3$$

$$X_3 = \sum_{n=0}^{3} x_n e^{-j\frac{3\pi}{2}n} = x_0 + jx_1 - x_2 - jx_3$$

We need to pay attention that the input for above process are not bit reversed. So the 4-point transform should be changed as:

$$X_0 = \sum_{n=0}^{3} x_n = x_0 + x_2 + x_1 + x_3$$

$$X_1 = \sum_{n=0}^{3} x_n e^{-j\frac{\pi}{2}n} = x_0 - jx_2 - x_1 + jx_3$$

$$X_2 = \sum_{n=0}^{3} x_n e^{-j\pi n} = x_0 - x_2 + x_1 - x_3$$

$$X_3 = \sum_{n=0}^{3} x_n e^{-j\frac{3\pi}{2}n} = x_0 + jx_2 - x_1 - jx_3$$

#### 2.4 The System Design

ee-fft will consist of the following modules:

- 1. A bit reverse module to shuffle the inputs and align them in buffers.
- 2. 2-point DFT blocks, which are also called Radix-2 blocks.

- 3. 4-point DFT blocks, which are also called Radix-4 blocks.
- 4. Split blocks for arbitrarily sized(any integer power of 2) transforms.

For 8-point split process, few multiplications are involved. So these blocks are replaced by specifically optimized Split-8 blocks:

$$\begin{split} X_0 &= X_{1_0} + X_{2_0} + X_{3_0} \\ X_1 &= X_{1_1} + W_8 X_{2_1} + W_8^3 X_{3_1} \\ X_2 &= X_{1_2} - j X_{2_0} + j X_{3_0} \\ X_3 &= X_{1_3} - j W_8 X_{2_1} + j W_8^3 X_{3_1} \\ X_4 &= X_{1_0} - X_{2_0} - X_{3_0} \\ X_5 &= X_{1_1} - W_8 X_{2_1} - W_8^3 X_{3_1} \\ X_6 &= X_{1_2} + j X_{2_0} - j X_{3_0} \\ X_7 &= X_{1_3} + j W_8 X_{2_1} - j W_8^3 X_{3_1} \end{split}$$

Because the control flow of Split Radix FFT is independent from the data flow, i.e., the data doesn't affect the process of calculations, the implementation can be fully unrolled that does not even has a loop. However, as mentioned in section 1.2.2, such unroll increases the instruction cache miss rate. My solution is to pack the unrolled small transforms into functions, and then pack the functions into larger transforms. In such process no conditional branch is added, thus decreases the branch prediction fail rate.



Figure 2.4: the overall system structure

### Chapter 3

## The Implementation

In this chapter I will present the creation and optimization of each module in the design discussed in section 2.4.

Each section will contain a C implementation and an optimized version using gcc assembly extension. Section 3.6 will discuss about how to assemble *ee-fft* using several established modules.

#### 3.1 Bit Reverse Module

The bit reverse method has been introduced in section 2.2.3. Since real and imaginary parts are moved together in this process, we can write a out-of-place function that shuffles one portion of the complex numbers and call it twice.

#### 3.1.1 Bit Reverse in C

```
/* Shuffles the real array src into dst. Power is transform size in
       power of 2. */
   void bitrev(float* dst, float* src, int power)
       int N, i, j;
       int tmp = 0x00000000; /* reversed index */
       N = pow(2, power); /* size of data */
       /* The first input always corresponds to the first output. */
       dst[0] = src[0];
9
       for(i = 0; i < N - 1; i ++) /* for each input */</pre>
11
           j = power - 1; /* bit traverse counter */
           /* The following code adds an 1 to tmp from the left. */
           while((tmp & (1 << j)) != 0)</pre>
16
              tmp &= ~ (1 << j);
           tmp |= (1 << j);
```

#### 3.1.2 Static Bit Reverse Generator

The above code has lots of branches and loops that cause the program run very slow. One method to optimize this is to fully unroll the loop.

The *bitrev* function's behaviour only depends on *Power*. So we can write multiple unrolled functions each corresponds to a certain input of *Power*. The intuition is to write another program that is a "Code Generator", which outputs the possibly very long and monotone process of unrolled *bitrev* functions for each transform size

For data transfer of single precision floating point values, SSE instruction **movss** can be used to replace IA-32 instruction **mov**. To further optimize, XMM registers are used in circulation:

The complete codes are located at src/gen/genrev.c . Example of using genrev under Unix shell:

```
$ ./genrev -a 2 > bitrev.c
   $ cat bitrev.c
   static void bitrev_2(float* dst, float* src)
5
       __asm__ __volatile__
6
           "movss %1, %%xmm0\n"
           "movss %xmm0, %0\n"
           "movss 8%1, %xmm0\n"
           "movss %xmm0, 4%0\n"
           "movss 4\%1, \%xmm1\n"
           "movss %xmm1, 8%0\n"
           "movss 12%1, %xmm2n"
13
           "movss %xmm2, 12\%0\n"
14
       : "+m"(*dst)
15
       : "m"(*src)
16
         "%xmm0", "%xmm1", "%xmm2", "%xmm3", "%xmm4", "%xmm5", "%xmm6",
17
            "%xmm7"
18
       );
   }
```

#### 3.2 Radix-2 Block

Numerical computation method has been discussed in section 2.3.5.

#### 3.2.1 Radix-2 in C

This is rather easy:

```
float tmp_re, tmp_im;
tmp_re = real[0] + real[1];
tmp_im = imag[0] + imag[1];
real[1] = real[0] - real[1];
imag[1] = imag[0] - imag[1];
real[0] = tmp_re;
imag[0] = tmp_im;
```

#### 3.2.2 SIMD Optimized Packed Radix-2

If the above codes are optimized using SSE instructions, only half of an XMM register can be utilized.

Figure 2.4 in the last chapter shows Radix-2 transforms only directly output to Split-8 transforms. So all Radix-2 blocks appear in pairs, of which input consists of four real successive real values and four successive imaginary values. In other words, Radix-2 blocks can be packed.

If we use R0, R1, R2... and I0, I1, I2... to denote real and imaginary input/output and left arrow to denote value assignment, the arithmetic flow of packed Radix-2 would be:

```
R0 <- R0 + R1
R1 <- R0 - R1
R2 <- R2 + R3
R3 <- R2 - R3

10 <- I0 + I1
I1 <- I0 - I1
I2 <- I2 + I3
I3 <- I2 - I3
```

SSE2 instruction **pshufd** provides a way to shuffle the ordered inputs to arbitrary ordered combination of four. The optimized version in gcc asssembly extension is:

```
n"
              "mulps %%xmm7, %%xmm3
              "pshufd $0b10100000, %%xmm2, %%xmm2\n"
              "addps %%xmm1, %%xmm0
                                               n"
11
              "movaps %%xmm0, %0
                                               n"
12
              "addps %%xmm3, %%xmm2
                                               n"
              "movaps %%xmm2, %1
                                               n"
14
              : "+m"(R), "+m"(I)
15
              : "%xmm0", "%xmm1", "%xmm2", "%xmm3", "%xmm7"
17
           );
```

XMM7 should be loaded with a vector  $\{1.0,$  - 1.0, 1.0, -  $1.0\}$  before the above process.

#### 3.3 Radix-4 Block

Numerical computation method has been discussed in section 2.3.5.

#### 3.3.1 Radix-4 in C

```
float RO, R1, R2, R3;
   float I0, I1, I2, I3;
   R0 = real[i];
   R1 = real[i+1];
   R2 = real[i+2];
   R3 = real[i+3];
   I0 = imag[i];
   I1 = imag[i+1];
   I2 = imag[i+2];
   I3 = imag[i+3];
11
12
real[i ] = +R0 +R2 +R1 +R3;
real[i+1] = +RO -R2 +I1 -I3;
real[i+2] = +R0 -R1 +R2 -R3;
   real[i+3] = +R0 -R2 +R3 -I1;
18 imag[i ] = +IO +I2 +I1 +I3;
imag[i+1] = +IO -I2 +R3 -R1;
20 imag[i+2] = +I0 -I1 +I2 -I3;
   imag[i+3] = +I0 -I2 +R1 -I3;
```

#### 3.3.2 SIMD Optimized Radix-4

Arithmetic Flow

```
RO <- +RO +R1 +R2 +R3
R1 <- +RO -R1 +I2 -I3
```

```
R2 <- +R0 +R1 -R2 -R3
R3 <- +R0 -R1 -I2 +I3
I0 <- +I0 +I1 +I2 +I3
I1 <- +I0 -I1 -R2 +R3
I2 <- +I0 +I1 -I2 -I3
I3 <- +I0 -I1 +R2 -R3
```

#### The Codes

```
__asm__ __volatile__
           "movaps %0, %%xmm0\n"
           "movaps %1, %%xmm1\n"
           "pshufd $0b00000000, %%xmm0, %%xmm2\n"
           "pshufd $0b01010101, %%xmm0, %%xmm4\n"
           "pshufd $0b00000000, %%xmm1, %%xmm3\n"
           "mulps %3, %%xmm4\n"
           "pshufd $0b01010101, %%xmm1, %%xmm5\n"
           "mulps %3, %%xmm5\n"
10
           "addps %xmm4, %xmm2\n"
11
           "addps %xmm5, %xmm3\n"
           "punpckhdq %%xmm1, %%xmm0\n"
           "pshufd $0b01000100, %%xmm0, %%xmm4\n"
           "pshufd $0b11101110, %%xmm0, %%xmm1\n"
           "mulps %2, %%xmm4\n"
16
           "pshufd $0b00111001, %%xmm4, %%xmm5\n"
17
           "addps %%xmm4, %%xmm2\n"
18
           "pshufd $0b00010001, %%xmm1, %%xmm4\n"
19
           "mulps %4, %%xmm1\n"
20
           "addps %%xmm1, %%xmm2\n"
21
           "mulps %2, %%xmm4\n"
22
           "addps %%xmm5, %%xmm3\n"
           "addps %xmm4, %xmm3\n"
           "movaps %xmm2, %0\n"
           "movaps %xmm3, %1\n"
           : "+m"((re)[0]), "+m"((im)[0])
           : "m"(*NNPP), "m"(*NPNP), "m"(*PNNP)
           : "%xmm0", "%xmm1", "%xmm2", "%xmm3",
29
            "%xmm4", "%xmm5", "%xmm6", "%xmm7"
30
       );
31
```

#### **Definitions**

NNPP, NPNP, PNNP are three vectors to store the signs for intermediate computation.

```
#define sa16 static __attribute__ ((aligned(16)))

float sa16 NPNP[4] = { 1.0, -1.0, 1.0, -1.0};

float sa16 PNNP[4] = { 1.0, -1.0, -1.0, 1.0};

float sa16 NNPP[4] = { 1.0, 1.0, -1.0, -1.0};
```

#### 3.4 Split-8 Block

Numerical computation method has been discussed in section 2.4. It can be optimized further in a vector addition form:

$$v_{1} = \{X_{2_{0}}, W_{8}X_{2_{1}}, -jX_{2_{0}}, -jW_{8}X_{2_{1}}\}^{T}$$

$$v_{2} = \{X_{3_{0}}, W_{8}^{3}X_{3_{1}}, jX_{3_{0}}, jW_{8}^{3}X_{3_{1}}\}^{T}$$

$$X_{0:3} = X_{1} + v_{1} + v_{1}$$

$$X_{4:7} = X_{1} - v_{1} - v_{2}$$

Values for twiddle factors involved:

$$\begin{split} W_8 &= e^{-j\frac{2\pi}{8}} = \frac{\sqrt{2}}{2} - j\frac{\sqrt{2}}{2} \\ jW_8 &= je^{-j\frac{2\pi}{8}} = \frac{\sqrt{2}}{2} + j\frac{\sqrt{2}}{2} \\ W_8^3 &= e^{-j\frac{6\pi}{8}} = -\frac{\sqrt{2}}{2} - j\frac{\sqrt{2}}{2} = -jW_8 \\ jW_8^3 &= je^{-j\frac{6\pi}{8}} = \frac{\sqrt{2}}{2} - j\frac{\sqrt{2}}{2} = W_8 \end{split}$$

#### 3.4.1 Arithmetic Flow

The input is divided to three parts:

- R0, R1, R2, R3; I0, I1, I2, I3 for  $X_1$ .
- R4, R5; I4, I5 for  $X_2$ .
- R6, R7; I6, I7 for  $X_3$ .

The sum of  $v_1$  and  $v_2$ , V, is computed first, then added to and subtracted from  $X_1$ .

```
R6 <- +R2 -VR2
R5 <- +R1 -VR1
R4 <- +R0 -VR0
RЗ
   <- +R3 +VR3
R2 <- +R2 +VR2
R1 <- +R1 +VR1
RO <- +RO +VRO
17
   <- +I3 -VI3
   <- +I2 -VI2
16
I5
   <- +I1 -VI1
   <- +IO -VIO
14
I3 <- +I3 +VI3
I2 <- +I2 +VI2
I1 <- +I1 +VI1
IO <- +IO +VIO
```

#### 3.4.2 SIMD Optimized Split-8

```
__asm__ __volatile__
                                         n''
          "movaps %2, %%xmm0
          "movaps %3, %%xmm1
                                         n"
          "pshufd $0b01010101, %%xmm0, %%xmm2\n"
          "pshufd $0b01010101, %%xmm1, %%xmm3\n"
          "mulps %4, %%xmm2
          "mulps %5, %%xmm3
                                         n"
          "addps %%xmm3, %%xmm2
                                         n"
9
          10
          "pshufd $0b11111111, %%xmm1, %%xmm4\n"
11
          "mulps %6, %%xmm3
12
          "mulps %7, %%xmm4
                                         n"
13
          "addps %%xmm3, %%xmm2
                                         \n''
          "addps %%xmm4, %%xmm2
                                         n''
15
          "mulps %8, %%xmm2
                                         n"
          "shufps $0b10001000, %%xmm1, %%xmm0\n"
          "pshufd $0b10000010, %%xmm0, %%xmm3\n"
          "pshufd $0b11010111, %%xmm0, %%xmm1\n"
19
          "mulps %5, %%xmm3
20
          "mulps %6, %%xmm1
                                         n"
21
          "subps %%xmm1, %%xmm3
                                         n"
          "movaps %%xmm3, %%xmm0
                                         n"
          "punpckhdq %%xmm2, %%xmm0
                                         n"
          "punpckldq %%xmm2, %%xmm3
                                         n"
          "movaps %0, %%xmm1
                                         n"
          "movaps %1, %%xmm2
                                         n"
          "movaps %%xmm0, %%xmm4
                                         n"
          "movaps %%xmm3, %%xmm5
                                         n"
          "addps %%xmm1, %%xmm4
                                         n"
30
          "addps %%xmm2, %%xmm5
                                         n"
31
          "movaps %%xmm4, %0
                                         n"
32
          "movaps %%xmm5, %1
                                         n"
```

```
"subps %%xmm0, %%xmm1
                                            n"
           "subps %%xmm3, %%xmm2
                                            n"
35
           "movaps %%xmm1, %2
                                            n"
36
           "movaps %%xmm2, %3
                                            n"
37
           : "+m"((re)[0]), "+m"((im)[0]),
38
             "+m"((re)[4]), "+m"((im)[4])
           : "m"(*NPNN), "m"(*PPNP), "m"(*PNNN), "m"(*PPPN), "m"(*VECN)
           : "%xmm0", "%xmm1", "%xmm2", "%xmm3",
             "%xmm4", "%xmm5", "%xmm6", "%xmm7"
       );
```

#### **Definitions**

```
#define sa16 static __attribute__ ((aligned(16)))

float sa16 NPNN[4] = {-1.0, -1.0, 1.0, -1.0};

float sa16 PPNP[4] = { 1.0, -1.0, 1.0, 1.0};

float sa16 PNNN[4] = {-1.0, -1.0, -1.0, 1.0};

float sa16 PPPN[4] = {-1.0, 1.0, 1.0};

float sa16 VECN[4] = {0.7071067812, 0.7071067812, 0.7071067812};
```

#### 3.5 L-shaped Split Block

Numerical computation method has been shown as the butterfly diagram in section 2.3.3.

#### 3.5.1 L-shaped Split Block in C

When computing the L-shaped Split, lots of trigonometric functions are called. The C standard library implementation of *sin* and *cos* are extremely slow for numerical computation. To speed up, I used look-up table method, which is to compute the *sin* and *cos* values and store them in large arrays before doing FFT:

```
static void genw(float* re, float* im, float* re3, float* im3, int N)

int k;

int k;

float omega = 2.0 * M_PI / (float)N;

for(k = 0; k < N / 4; k ++)

{
    re[k] = + cos(omega * k);
    im[k] = - sin(omega * k * 3.0);
    re3[k] = + cos(omega * k * 3.0);
    im3[k] = - sin(omega * k * 3.0);
}</pre>
```

This function is called in  $eefft_init()$  to generate look-up tables named in the following format:

```
w_power_re
w_power_3re
w_power_3im
```

The following code is the C implementation of Split block using look-up table method.

```
void split(float* re, float* im, float* w_re, float* w_im,
2
       float* w_3re, float* w_3im, int N)
3
4
5
       int k;
       float* x2_re, *x2_im, *x3_re, *x3_im;
6
       float tmp_re, tmp_im;
       x2_re = re + N / 2;
9
       x2_{im} = im + N / 2;
10
       x3_re = re + 3 * N / 4;
11
       x3_{im} = im + 3 * N / 4;
12
       for(k = 0; k < N / 4; k ++)
14
15
           //X[k + N/2] \le X[k + N/2] * W_N^k
16
           tmp_re = x2_re[k] * w_re[k] - x2_im[k] * w_im[k];
17
           x2_{im}[k] = x2_{re}[k] * w_{im}[k] + x2_{im}[k] * w_{re}[k];
18
           x2_re[k] = tmp_re;
19
20
           //X[k + 3N/4] \le X[k + 3N/4] * W_N^{3k}
21
           tmp_re = x3_re[k] * w_3re[k] - x3_im[k] * w_3im[k];
22
           x3_{im}[k] = x3_{re}[k] * w_{3im}[k] + x3_{im}[k] * w_{3re}[k];
23
           x3_re[k] = tmp_re;
           //(no dependence)
26
           //X[k + 3N/4] \le j(X[k + 3N/4] - X[k + N/2])
27
           //X[k + N/2] \le X[k + N/2] + X[k + 3N/4]
28
           tmp_re = x3_re[k];
29
           tmp_im = x3_im[k];
30
           x3_re[k] = -tmp_im + x2_im[k];
31
           x3_{im}[k] = + tmp_{re} - x2_{re}[k];
32
           x2_re[k] += tmp_re;
33
           x2_{im}[k] += tmp_{im};
       }
       for(k = 0; k < N / 2; k ++)
37
           tmp_re = re[k];
38
           tmp_im = im[k];
39
           re[k] += x2_re[k];
40
           im[k] += x2_im[k];
41
           x2_re[k] = tmp_re - x2_re[k];
42
```

#### 3.5.2 SIMD Optimization with Macros

The SIMD optimized version is done in three parts: part A for multiplication with twiddle factors, part B for adding and subtracting on  $X_1$ , and part C for putting part A and B in for-loops.

Before implementing the parts, a macro intpow(n) for "computing" the integer power of 2 in preprocessing step is written. The code is located at src/module.h.

#### Part A

```
#define module_splitn_a(re, im, power, _k)\
2
       __asm__ __volatile__ \
3
       (\
          "movaps %0, %%xmm0
                                          \n" \
                                          \n" \
          "movaps %1, %%xmm1
                                          \n" \
           "movaps %%xmm0, %%xmm4
                                          \n" \
           "movaps %%xmm1, %%xmm5
                                          \n" \
           "mulps %4, %%xmm4
                                          n'' \
           "mulps %5, %%xmm5
           "mulps %4, %%xmm1
                                          n''
           "movaps %2, %%xmm2
                                          n''
          "subps %%xmm5, %%xmm4
                                          n''
12
           "mulps %5, %%xmm0
                                          n"
           "movaps %3, %%xmm3
                                          n''
14
                                          n"
           "addps %%xmm1, %%xmm0
                                          n"
           "movaps %%xmm2, %%xmm1
           "mulps %6, %%xmm1
                                          n"
                                          n"
           "movaps %%xmm3, %%xmm5
           "mulps %7, %%xmm2
                                          n''
19
           "mulps %7, %%xmm5
                                          n''
20
           "subps %%xmm5, %%xmm1
                                          n''
21
           "mulps %6, %%xmm3
                                          n''
22
           "movaps %%xmm0, %%xmm5
                                          n''
23
           "addps %%xmm3, %%xmm2
                                          n''
24
           "subps %%xmm2, %%xmm5
                                          n''
25
           "movaps %%xmm1, %%xmm3
                                          n''
26
                                          \n" \
           "subps %%xmm4, %%xmm3
27
                                          \n" \
          "movaps %%xmm5, %2
                                          \n" \
           "addps %%xmm1, %%xmm4
29
                                          \n" \
           "movaps %%xmm3, %3
30
           "addps %%xmm2, %%xmm0
                                          n''
31
                                          n"
           "movaps %%xmm4, %0
32
           "movaps %%xmm0, %1
                                          n''
33
           : "+m"((re)[intpow(power) / 2 + _k]), \
34
            "+m"((im)[intpow(power) / 2 + _k]), \
            "+m"((re)[intpow(power) / 4 * 3 + k]), \
```

```
"+m"((im)[intpow(power) / 4 * 3 + _k]) \
"""(w_##power##_re[_k]), "m"(w_##power##_im[_k]), \
"""(w_##power##_3re[_k]), "m"(w_##power##_3im[_k]) \
"""(w_#mn0", "%xmm1", "%xmm2", "%xmm3", \
""%xmm4", "%xmm5", "%xmm6", "%xmm7" \
"""(xmm4", "%xmm5", "%xmm6", "%xmm7" \
"""(xmm4", "%xmm5", "%xmm6", "%xmm7" \
```

#### Part B

```
#define module_splitn_b(re, im, power) \
       __asm__ __volatile__ \
          "movaps %0, %%xmm0
                                          n"
           "movaps %2, %%xmm2
                                          \n" \
                                          \n" \
           "movaps %1, %%xmm1
                                          \n" \
           "movaps %3, %%xmm3
                                          \n" \
           "addps %%xmm0, %%xmm2
                                          \n" \
           "addps %%xmm1, %%xmm3
           "subps %2, %%xmm0
                                          n''
10
          "subps %3, %%xmm1
                                          n"
11
          "movaps %%xmm0, %2
                                          n"
                                          n"
          "movaps %%xmm1, %3
                                          n"
          "movaps %%xmm2, %0
                                          n''
          "movaps %%xmm3, %1
                                        "+m"((im)[0]), \
           : "+m"((re)[0]),
            "+m"((re)[intpow(power) / 2]), "+m"((im)[intpow(power) / 2]) \
           : "%xmm0", "%xmm1", "%xmm2", "%xmm3", \
19
            "%xmm4", "%xmm5", "%xmm6", "%xmm7" \
20
21
```

#### Part C

#### 3.6 Putting the Blocks Together

Blocks of *ee-fft* are joined with macros. For example, the following codes build a 8-point fft without bit reverse from Radix-2, Radix-4, and Split-8 blocks:

```
#define fft_block_1(re, im) \
    module_radix2(re, im)

#define fft_block_2(re, im) \
    module_radix4(re, im)

#define fft_block_3(re, im) \
    fft_block_1(re + intpow(3) / 2, im + intpow(3) / 2); \
    fft_block_2(re, im); \
    module_split8(re, im)
```

As mentioned in section 2.4, such complete unroll is bad for cache usage. So after reaching certain size of transform, the block is wrapped in a function:

```
static void fft_block_5(float* re, float* im)

int k;

fft_block_3(re + intpow(5) / 2, im + intpow(5) / 2);

fft_block_3(re + intpow(5) / 4 * 3, im + intpow(5) / 4 * 3);

fft_block_4(re, im);

module_splitn(re, im, 5);

}
```

It is found that on most modern processors, wrapping  $fft\_block\_5$ ,  $fft\_block\_6$ , and  $fft\_block\_8$  into functions will lead to optimal cache usage for transforms that are equal or less than 2048 points.

### Chapter 4

### Evaluation and Review

The performance of ee-fft and serveral other FFT packages will be assessed. In the end, some possible ways to further improve ee-fft will be pointed out.

#### 4.1 Benchmark

#### 4.1.1 Benchmark Method

Speeds of different transform size Ns of different FFT packages will be measured. The computation task is to transform 1000 random complex vectors of size N, and repeat such process by 100 times.

The time consumption will be converted to MFLOPS (Million Floating Point Operation Per Second) by the following formula (fitw):

$$MFLOPS = \frac{5Nlog_2N}{t}$$

Where t is the time for one FFT in milliseconds.

Some FFT packages use AoS data structure as input and output, so a conversion step is necessary before each transform. But the conversion may cause time delay. To be fair, transforms by SoA packages are preceded by a loop that dumps the input to a AoS structure, which will not be actually used by SoA packages.

#### 4.1.2 Platforms and Hardwares

• Computer Model: Thinkpad T61

• Processor: Intel T7250

• Clock Speed: 2GHz

• L2 Cache: 2MB

• RAM: 1GB

#### 4.1.3 Softwares

Operating System: Debian 7.1 32-bit

#### FFT Packages

All of the following packages are compiled with CFLAGS="-msse -msse2 -mno-sse3 -mno-ssse3" FFLAGS="-msse -msse2 -mno-sse3 -mno-ssse3".

- ee-fft
- FFTW 3.3.4, the fastest open source FFT package on most platforms[?].
- Ooura FFT, a commonly used FFT package by Takuya Ooura.
- Kiss FFT, a small and efficient FFT package.
- gsl\_fft, part of GNU Scientific Library(gsl\_fft\_complex\_float\_radix2\_forward)

#### 4.1.4 Benchmark Result



Figure 4.1: performance comparsion(single thread)

Although ee-fft is generally slower than FFTW3 by 20% to 30%, it is much more light-weighted than FFTW3. On T61 it takes minutes to compile FFTW3, while ee-fft takes only three seconds. However, ee-fft currently only supports single-precision and single dimensional FFT of integer power of 2 sizes.

#### 4.2 Improvements and Extensions

#### 4.2.1 AoS Instead of SoA

I observed that most FFT packages use an AoS structure to store inputs and outputs. AoS may be better for data cache usage because real and imaginary parts of a number are packed together instead of stored separately in two arrays.

#### 4.2.2 Newer SIMD Instruction Sets

SSE3 adds instructions designed for DSP uses and AoS data manipulation; AVX expands the registers to 256 bits and hence can process eight floating point values a time.

#### 4.2.3 Porting to Other Platforms

Chapter 2 introduces a method to build FFT package by implementing several modules. *ee-fft* can be ported by optimizing these modules for other architectures, for example, ARM, using Neon SIMD instruction set.

#### 4.2.4 Alternative Butterfly Structures

The reference article[?] presents an alternative Split Radix that decomposes each DFT into a Radix-2 sub transform and a Radix-8 sub transform. It is proved that the extended Split Radix FFT saves 25% load and store operations.

# Appendix A

# Source Code

The complete source code of ee-fft as well as the LATEX document of this essay is published in my Github repository:

https://github.com/Sleepwalking/IB-EE-FFT

The essay and diagrams are released under CC-BY-NC-ND 3.0; the source code is released under MIT License.

gcc and cmake 2.8 are required to build ee-fft.

# **Bibliography**

- [1] Duhamel, Pierre and Hollmann, Henk, "'Split radix' FFT algorithm". *Electronics Letters*, vol. 20, pp. 14-16, 1984.
- [2] Jones, Douglas L, "Split-radix FFT algorithms". Connexions web site, http://cnx.org/content/m12031/latest/, Nov. 2006.
- [3] Cooley, James W and Tukey, John W, "An algorithm for the machine calculation of complex Fourier series". *Mathematics of Computation*, vol. 19, pp. 297-301, Apr. 1965.
- [4] Frigo, Matteo, and Steven G. Johnson, "FFTW: An adaptive software architecture for the FFT". Acoustics, Speech and Signal Processing, IEEE, vol. 3, pp. 1381-1384, 1998.
- [5] Takahashi, Daisuke, "An Extended Split-Radix FFT Algorithm". Signal Processing Letters, IEEE, vol. 8, pp. 145-147, 2001.
- [6] "Intel 64 and IA-32 Architectures Software Developers Manual". Intel, Inc., 2013.
- [7] "Intel 64 and IA-32 Architectures Optimization Reference Manual". Intel, Inc., 2013.