



# **GP328525C**

# ARM926EJ-S Multi-Media Camera w/ PPU SoC Platform

Aug. 27, 2021

Version 1.0



# **Table of Contents**

|    |                                                        | PAGE |
|----|--------------------------------------------------------|------|
| 1. | . GENERAL DESCRIPTION                                  | 3    |
| 2. | FEATURES                                               | 3    |
| 3. | BLOCK DIAGRAM                                          | 5    |
| 4. | SIGNAL DESCRIPTION                                     | 6    |
|    | 4.1. PACKAGE PIN SEQUENCE                              | 9    |
| 5. | . POWER MACRO FUNCTIONAL BLOCK                         | 10   |
| 6. | . POWER SEQUENCE                                       | 11   |
| 7. | . POWER -ON KEY LONG PRESS RESET                       | 12   |
| 8. | ELECTRICAL SPECIFICATIONS                              | 13   |
|    | 8.1. ABSOLUTE MAXIMUM RATING                           | 13   |
|    | 8.2. DC CHARACTERISTICS                                | 13   |
|    | 8.3. GPIO CHARACTERISTICS                              | 14   |
|    | 8.4. AUDIO DAC CHARACTERISTICS                         | 15   |
|    | 8.5. CODEC ADC/MIC CHARACTERISTICS                     | 15   |
|    | 8.6. SAR ADC CHARACTERISTICS                           | 15   |
|    | 8.7. DDR REGULATOR FOR DDR CHARACTERISTICS             | 16   |
|    | 8.8. 3.3V-TO-2.8V REGULATOR FOR SENSOR CHARACTERISTICS | 16   |
|    | 8.9. 3.3V-TO-1.8V REGULATOR FOR SENSOR CHARACTERISTICS | 16   |
| 9. | RECOMMENDED BOARD LAYOUT                               | 17   |
|    | 9.1. Power and Ground                                  | 17   |
|    | 9.2. CRYSTAL AND PLL                                   | 18   |
| 10 | 0. PACKAGE/PAD LOCATIONS                               | 19   |
|    | 10.1.Ordering Information                              | 19   |
|    | 10.2. PACKAGE INFORMATION                              | 20   |
| 11 | 1. DISCLAIMER                                          | 22   |
| 12 | 2. REVISION HISTORY                                    | 23   |



## MULTI-MEDIA CAMERA w/ PPU SoC PLATFORM

#### 1. GENERAL DESCRIPTION

GP328525C, a highly integrated SoC (System-On a Chip) by Generalplus, is a high cost-performance ratio solution for multi-media and video streaming applications. It is developed with a high performance and power efficient ARM's ARM926EJ-S core operating at up to CPU/system 513/171MHz with significant enhancements in image, video processing, and power savings. Other features include DDR memory, GPDLA deep learning accelerator, Chroma key engine, JPEG CODEC engine, TFT-LCD interface, MIPI DSI interface, Display adjustment engine, CMOS sensor interface, MIPI CSI interface, scaling engine, Picture Process Unit (PPU), 16-channel Sound Process Unit (SPU), audio compressor, USB 2.0 OHCI/EHCI, USB 2.0 HS device, etc. GP328525C processor is designed to work with various types of memory card interfaces such as SD and MMC. For more information about its features, please refer to the following section.

#### 2. FEATURES

- ARM926EJ-S CPU with both 16K-byte I/D-cache, embedded JTAG ICE, and working frequency up to 513MHz
- Up to 238KB SRAM for local data buffer
- Embedded 128Mb DDR SDRAM
- Embedded 2Gb SLC NAND Flash
- GPDLA is a deep learning accelerator which supports various deep neural network models; applications such as object classification, object detection and face detection are all possible and will enrich user experience.
- Chroma key engine with robust mechanism and low bandwidth requirements
- SPI FLASH controller, allowing CPU directly runs program on it. 1-bit/2-bit/4-bit IO mode supported
- Picture Process Unit. (PPU)
  - Four Text layers + 1024 internal Sprites + 4096 extended Sprites
  - Virtual 3D effect for text and sprite
  - QVGA/VGA/D1 and arbitrary size up to 2032x2032 output
  - Line-based or frame-based operation
  - Max. 1024x768 LCD Resolution output
  - Texture mapping with anti-aliasing and bilinear interpolation
  - High precision sprite rotate effect supports up to 256-step (each step 360-degree/256).

- High precision sprite zoom effect supports up to 256-step adjustment
- Supports both alpha blending and additive blending
- Sound Process Unit (SPU)
  - 16 hardware PCM/ADPCM channels
  - Dynamic volume compressor
  - MP3 decoder
- Audio compressor engine which enhances audio quality
- JPEG CODEC
  - ISO/IEC 10918-1 baseline JPEG
  - High-speed decoding and encoding with resolution up to 64M pixels
  - Hardware Motion JPEG decoding and encoding (up to 1080p@30fps) for real-time video record and playback application
- Video-in & CMOS sensor interface and CCIR601/CCIR656
   CSI standard supported.
- Two/one-lane MIPI CSI input supported
- Face Detection Engine for interactive application
- NAND FLASH controller with ECC and 4/8/12-bit BCH
- Eight-channel DMA controller with AES function
- Mono and 16 gray levels STN-LCD controller
- Rotating engine supports 90/180/270/360/Mirror/Flip function
- Y only rotating engine supports rotate at any angle
- Line-based rotating engine supports panels with different orient with frame buffer without extra bandwidth consumption.
- Two sets of TFT-LCD controller.
  - UPS051 (serial RGB)
  - UPS052 (serial RGB dummy)
  - Parallel RGB (6-6-6, 7-7-7, 8-8-8).
  - I80 (8-bit/16-bit/18-bit system bus) I/F type
  - CCIR601/CCIR656
  - Timing Controller for TFT-LCD drivers
  - Scaling engine inside with programmable up-scaling and down-scaling factor
  - Gamma Table Adjustment(TFT1 Only)
- Up to 4-lane MIPI DSI interface which supports panel resolution up to 1280x720 or 720x1280.
- Display adjustment engine which provides edge enhancement,
   R/G/B gamma table and auto hue adjustment
- Two sets of PSCAL supporting transform and zoom-in/out image data to the format supported by JPEG/ PPU/ DRAM
- One Y-only PSCAL for face-detection engine
- Image Processing Unit
  - Max. width more than 2048 pixels



- Address-remap supporting direct addressing and Coordinates addressing
- Color-remap-only supporting ARGB155 and RGB565
- Sixteen OP modes supported
- Support Alpha transform
- Universal Serial Bus (USB) 2.0 high/full speed compliance device and USB OHCI/EHCE host controller with built-in transceiver.
- Watchdog timer
- Real-time clock
- Eight 32-bit timers/counters with PWM output capability.
- Eight-channel quadrature decoder
- Two sets of SD 2.0/MMC interface
- Two sets of SPI (master/slave) interface with data rate up to 24Mbps.
- Three sets of UART (asynchronous serial I/O) or IrDA interface with baud rate up to 1.8432Mbps and 115.2Kbps; smart card interface (ISO7816) supported
- Three sets of I2C controller
- Four sets of I2S input with 24-bit resolution and up to 192KHz sample rate
- Four sets of I2S output with 24-bit resolution and up to 192KHz sample rate

- PDM to PCM converter which supports MEMS microphones with PDM interface
- Embedded Ethernet MAC hardware
- One set hardware SAD (Sum of Absolute Difference) engine
- 90 general programmable I/O ports (GPIO) with pull-high/low control
- Power management
- 1.2V DC2DC Feedback reference voltage out for core logic
- 3.3V to 2.8V~1.8V regulator for sensor's power
- 3.3V to 2.5V~1.8V regulator for DDR memory
- Dedicated 3.3V to 3.0V LDO for audio ADC
- Dedicated 3.3V to 3.0V LDO for PLLs
- Low voltage reset
- RTC with independent power supply
- Power-down mode with low standby current, typically less than 10uA
- Two sets of programmable PLLs frequency from 144MHz to 1188MHz and 72MHz to 594MHz
- 16-bit stereo DAC (2-channel) for audio playback
- 16-bit ADC with MIC for audio recording
- 12-bit SAR ADC with 8 line-in channels and 800KMsps
- MIC with digital AGC (auto gain control)
- LFBGA108 package

| Item | Product number | Embedded DDR density | Embedded NAND Flash density |  |
|------|----------------|----------------------|-----------------------------|--|
| 1    | GP328525C      | 128Mb DDR memory     | 2Gb SLC NAND Flash          |  |



#### 3. BLOCK DIAGRAM





#### 4. SIGNAL DESCRIPTION

| PKG No | Name        | Group          | Туре | Normal Function Description               |
|--------|-------------|----------------|------|-------------------------------------------|
| A1     | X32KO       | RTC            | AO   | X'tal 32768Hz output                      |
| A2     | PWR_ON3     | SYSTEM         | Al   | Power on key input 3                      |
| А3     | DC2DC_EN    | SYSTEM         | AO   | DC to DC enable output                    |
| A4     | MICIN_PAD   | CODEC ADC      | Al   | CODEC ADC microphone input                |
| A5     | CODEC_V30O  | CODEC ADC      | Р    | 3.0V Power for CODEC ADC. #3              |
| A6     | DAC_V33I    | AuDAC          | Р    | 3.3V Power for AuDAC/SAR ADC              |
| A7     | VOL         | AuDAC          | AO   | Audio DAC left channel output             |
| A8     | LINEIN1_PAD | SAR ADC        | Al   | SAR ADC LINEIN1                           |
| A9     | IOA7        | TFT            | Ю    | TFT D7                                    |
| A10    | IOA6        | TFT            | Ю    | TFT D6                                    |
| A11    | IOA3        | TFT            | Ю    | TFT D3                                    |
| B1     | RTC_V33     | RTC            | Р    | RTC power input                           |
| B2     | X32KI       | RTC            | Al   | X'tal 32768Hz input                       |
| В3     | WPB         | NAND           | I/O  | NAND Flash WPB                            |
| B4     | PWR_ON1     | SYSTEM         | Al   | Power on key input 1                      |
| B5     | ADVCM       | CODEC_ADC      | AO   | CODEC ADC VREF                            |
| B6     | VOR         | SAR ADC        | AO   | Audio DAC right channel output            |
| В7     | LINEIN0_PAD | SAR ADC        | Al   | SAR ADC LINEIN0                           |
| B8     | LINEIN2_PAD | SAR ADC        | Al   | SAR ADC LINEIN2                           |
| B9     | IOD1        | SPIF           | Ю    | SPI FLASH CLK                             |
| B10    | IOA5        | TFT            | Ю    | TFT D5                                    |
| B11    | IOD4        | SPIF           | Ю    | SPI FLASH RX2                             |
| C1     | IOD10       | SD             | Ю    | SD CMD                                    |
| C2     | IOD12       | SD             | Ю    | SD DATA3                                  |
| C3     | PWR_ON2     | SYSTEM         | Al   | Power on key input 2                      |
| C4     | PWR_ON0     | SYSTEM         | Al   | Power on key input 0                      |
| C5     | AGND        | SAR ADC        | Р    | Ground for AuDAC/ADC/SAR ADC              |
| C6     | LINEIN3_PAD | SAR ADC        | Al   | SAR ADC LINEIN3                           |
| C7     | IOD5        | SPIF           | Ю    | SPI FLASH RX3                             |
| C8     | IOD2        | SPIF           | Ю    | SPI FLASH RX0                             |
| C9     | IOA2        | TFT            | Ю    | TFT D2                                    |
| C10    | IOC12       | ICE            | Ю    | JTAG TDI                                  |
| C11    | IOC13       | ICE            | Ю    | JTAG TDO                                  |
| D1     | IOD13       | SD             | Ю    | SD DATA0                                  |
| D2     | IOD11       | SD             | Ю    | SD CLK                                    |
| D3     | VSS         | Digital Ground | Р    | Digital ground                            |
| D6     | DDR_V25O    | DDR LDO        | Р    | DDR LDO output#2                          |
| D9     | IOE0        | GPIO           | Ю    | IOE0                                      |
| D10    | IOC14       | ICE            | Ю    | JTAG TCK                                  |
| D11    | IOC15       | ICE            | Ю    | JTAG TMS                                  |
| E1     | IOC7        | MIPI           | Ю    | MIPI0 DATA1P/CSI D9                       |
| E2     | IOC6        | MIPI           | Ю    | MIPIO DATA1N/CSI D8                       |
| E3     | RESETB      | SYSTEM         | I    | External RESETB(Low active)               |
| E5     | REG_V33I    | SYSTEM         | Р    | LDO power input for DDR_REG/REGV28/REGV18 |



| PKG No | Name         | Group          | Туре | Normal Function Description  |
|--------|--------------|----------------|------|------------------------------|
| E6     | VSS          | Digital Ground | Р    | Digital Ground               |
| E7     | VSS          | Digital Ground | Р    | Digital ground               |
| E9     | IOA4         | TFT            | Ю    | TFT D4                       |
| E10    | IOE2         | GPIO           | Ю    | IOE2                         |
| E11    | IOE1         | GPIO           | Ю    | IOE1                         |
| F1     | IOC9         | MIPI           | Ю    | MIPIO CLKP/ CSI CLKO         |
| F2     | IOC8         | MIPI           | Ю    | MIPIO CLKN/ CSI CLKI         |
| F3     | IOD15        | SD             | Ю    | SD DATA2                     |
| F4     | V33I         | IO PWR         | Р    | 3.3V IO Power                |
| F5     | V12i         | CORE PWR       | Р    | 1.2V Core Power              |
| F7     | VSS          | Digital Ground | Р    | Digital ground               |
| F8     | V33I         | IO PWR         | Р    | 3.3V IO Power                |
| F9     | IOA1         | TFT            | Ю    | TFT D1                       |
| F10    | IOD9         | SPI            | Ю    | SPI RX                       |
| F11    | IOE3         | GPIO           | Ю    | IOE3                         |
| G1     | IOC11        | MIPI           | Ю    | MIPI0 DATA0P/CSI VSYNC       |
| G2     | IOC10        | MIPI           | Ю    | MIPIO DATAON/CSI HSYNC       |
| G3     | IOD14        | SD             | Ю    | SD DATA1                     |
| G5     | DDR_V25I     | DDR            | Р    | DDR SSTL2 power input        |
| G6     | VSS          | Digital Ground | Р    | Digital ground               |
| G7     | V12i         | CORE PWR       | Р    | 1.2V Core Power              |
| G9     | IOA0         | TFT            | Ю    | TFT D0                       |
| G10    | IOD7         | SPI            | Ю    | SPI CLK                      |
| G11    | IOD8         | SPI            | Ю    | SPI TX                       |
| H1     | PLL_V30O     | PLL            | Р    | 3.0V PLL power <sup>#2</sup> |
| H2     | X12MI_SINGLE | PLL            | Al   | X'tal 12MHz input            |
| H3     | IOA12        | GPIO           | Ю    | IOA12                        |
| H6     | V12i         | CORE PWR       | Р    | 1.2V Core Power              |
| H9     | IOF9         | GPIO           | Ю    | IOF9                         |
| H10    | IOE7         | GPIO           | Ю    | IOE7                         |
| H11    | IOD6         | SPI            | Ю    | SPI CSI                      |
| J1     | IOA10        | GPIO           | Ю    | IOA10                        |
| J2     | IOA11        | GPIO           | Ю    | IOA11                        |
| J3     | IOB3         | TFT            | Ю    | TFT CLK                      |
| J4     | IOA13        | GPIO           | Ю    | IOA13                        |
| J5     | IOA14        | GPIO           | Ю    | IOA14                        |
| J6     | IOA15        | GPIO           | Ю    | IOA15                        |
| J7     | IOF8         | GPIO           | Ю    | IOF8                         |
| J8     | IOB5         | UART           | Ю    | UART TX                      |
| J9     | IOC5         | CSI            | Ю    | CSI D6                       |
| J10    | IOE5         | GPIO           | Ю    | IOE5                         |
| J11    | IOE6         | GPIO           | Ю    | IOE6                         |
| K1     | IOB0         | TFT            | Ю    | TFT DE                       |
| K2     | IOB1         | TFT            | Ю    | TFT HSYNC                    |
| K3     | DP           | USB            | AIO  | USB DP <sup>#4</sup>         |



| PKG No | Name | Group | Туре | Normal Function Description |
|--------|------|-------|------|-----------------------------|
| K4     | IOB6 | CSI   | 10   | CSI D0                      |
| K5     | IOF0 | GPIO  | 10   | IOF0                        |
| K6     | IOF2 | GPIO  | Ю    | IOF2                        |
| K7     | IOF4 | GPIO  | 10   | IOF4                        |
| K8     | IOF6 | GPIO  | 10   | IOF6                        |
| K9     | IOC2 | CSI   | 10   | CSI_D4                      |
| K10    | IOC0 | CSI   | 10   | CSI D2                      |
| K11    | IOE4 | GPIO  | 10   | IOE4                        |
| L1     | IOB2 | TFT   | 10   | TFT VSYNC                   |
| L2     | IOB4 | UART  | 10   | UART RX                     |
| L3     | DM   | USB   | AIO  | USB DM#4                    |
| L4     | IOB7 | CSI   | 10   | CSI D1                      |
| L5     | IOF1 | GPIO  | 10   | IOF1                        |
| L6     | IOF3 | GPIO  | 10   | IOF3                        |
| L7     | IOF5 | GPIO  | 10   | IOF6                        |
| L8     | IOF7 | GPIO  | 10   | IOF7                        |
| L9     | IOC3 | CSI   | 10   | CSI D5                      |
| L10    | IOC1 | CSI   | 10   | CSI D3                      |
| L11    | IOC4 | CSI   | 10   | CSI D7                      |

Note1: AO: Analog Output, AI: Analog Input, AIO: Anaalog IO, P: Power/Ground PAD

Note2: Power source REG33I Note3: Power source DAC\_V33I

Note4: For compatibility issue, either 32768Hz or 12MHz crystal is required.



#### 4.1. Package Pin Sequence

LFBGA108 Package Ball Sequence

|   | 1        | 2                | 3       | 4             | 5              | 6               | 7               | 8               | 9    | 10    | 11    |
|---|----------|------------------|---------|---------------|----------------|-----------------|-----------------|-----------------|------|-------|-------|
| Α | X32KO    | PWR_ON3          | DC2DC_E | MICIN_PA<br>D | CODEC_V<br>30O | DAC_V33I        | VOL             | LINEIN1_P<br>AD | IOA7 | IOA6  | IOA3  |
| В | RTC_V33  | X32KI            | WPB     | PWR_ON1       | ADVCM          | VOR             | LINEIN0_P<br>AD | LINEIN2_P<br>AD | IOD1 | IOA5  | IOD4  |
| С | IOD10    | IOD12            | PWR_ON2 | PWR_ON0       | AGND           | LINEIN3_P<br>AD | IOD5            | IOD2            | IOA2 | IOC12 | IOC13 |
| D | IOD13    | IOD11            | VSS     | #N/A          | #N/A           | DDR_V25         | #N/A            | #N/A            | IOE0 | IOC14 | IOC15 |
| E | IOC7     | IOC6             | RESETB  | #N/A          | REG_V33I       | VSS             | VSS             | #N/A            | IOA4 | IOE2  | IOE1  |
| F | IOC9     | IOC8             | IOD15   | V33I          | V12i           | #N/A            | VSS             | V33I            | IOA1 | IOD9  | IOE3  |
| G | IOC11    | IOC10            | IOD14   | #N/A          | DDR_V25I       | VSS             | V12i            | #N/A            | IOA0 | IOD7  | IOD8  |
| Н | PLL_V30O | X12MI_SIN<br>GLE | IOA12   | #N/A          | #N/A           | V12i            | #N/A            | #N/A            | IOF9 | IOE7  | IOD6  |
| J | IOA10    | IOA11            | IOB3    | IOA13         | IOA14          | IOA15           | IOF8            | IOB5            | IOC5 | IOE5  | IOE6  |
| K | IOB0     | IOB1             | DP      | IOB6          | IOF0           | IOF2            | IOF4            | IOF6            | IOC2 | IOC0  | IOE4  |
| L | IOB2     | IOB4             | DM      | IOB7          | IOF1           | IOF3            | IOF5            | IOF7            | IOC3 | IOC1  | IOC4  |



#### 5. POWER MACRO FUNCTION BLOCK





#### **6. POWER SEQUENCE**



- Note 1. Word in **Bold and Italic** means IC internal signal
- Note 2. In fast shutdown mode, PWR\_Onx min hold time is 3mS
- Note 3. PORB will be released after power satisfy all of following conditions,
  - 1. V12I reach 0.85V
  - 2. 2 mS late after REG\_V33I reach 1.6V.
  - 3. If user enable LVR and REG\_V33I reach selected voltage level.

Note 4. During the entire power-on period, V33I must be higher than V12I.



#### 7. POWER-ON KEY LONG PRESS RESET





| Key No. | Default 10 Sec reset | Wake up system after 1 <sup>st</sup><br>time power up | High Level active | Rising Edge active |
|---------|----------------------|-------------------------------------------------------|-------------------|--------------------|
| NO0     | ON                   | YES                                                   | YES               | NO                 |
| NO1     | OFF                  | NO                                                    | YES               | NO                 |
| NO2     | OFF                  | YES                                                   | NO                | YES*1              |
| NO3     | OFF                  | YES                                                   | YES               | NO                 |

Note: PWR\_ON0/1/2 includes a 5us deglitch circuit; PWR\_ON2 shall be kept at last 5us for the rising edge detection.



#### 8. ELECTRICAL SPECIFICATIONS

#### 8.1. Absolute Maximum Rating

| Rating                | Symbol           | Value       | Unit                    |
|-----------------------|------------------|-------------|-------------------------|
| Supply Voltage 1      | REGV33I          | -0.3 to 3.6 | V                       |
| Supply Voltage 2      | RTC_V33I         | -0.3 to 3.6 | V                       |
| Supply Voltage 3      | V33I             | -0.3 to 3.6 | V                       |
| Supply Voltage 4      | PLL_V30O         | -0.3 to 3.6 | V                       |
| Supply Voltage 5      | USB_V33          | -0.3 to 3.6 | V                       |
| Supply Voltage 6      | DAC_V33I         | -0.3 to 3.6 | V                       |
| Supply Voltage 7      | CODEC_V30O       | -0.3 to 3.6 | V                       |
| Supply Voltage 8      | REG_V28O         | -0.3 to 3.6 | V                       |
| Supply Voltage 9      | DDR_V25I         | -0.3 to 3.6 | V                       |
| Supply Voltage 10     | DDR_V25O         | -0.3 to 3.6 | V                       |
| Supply Voltage 11     | V12I             | -0.3 to 1.4 | V                       |
| Input Voltage         | $V_{IN}$         | -0.3 to 3.6 | V                       |
| Operating Temperature | $T_A$            | -20~70      | $^{\circ}\! \mathbb{C}$ |
| Storage Temperature   | T <sub>STG</sub> | -40 to +150 | $^{\circ}\! \mathbb{C}$ |

#### 8.2. DC Characteristics

| <b>a</b>                 | 0 1 1            |      | Limits |      |      |                                                                                          |
|--------------------------|------------------|------|--------|------|------|------------------------------------------------------------------------------------------|
| Characteristic           | Symbol           | Min. | Тур.   | Max. | Unit | Condition                                                                                |
| Supply Voltage 1         | REGV33I          | 2.7  | 3.3    | 3.6  | V    | -                                                                                        |
| Supply Voltage 2         | RTC_V33I         | 2.2  | 3.3    | 3.6  | V    | -                                                                                        |
| Supply Voltage 3         | V33I             | 2.7  | 3.3    | 3.6  | V    | -                                                                                        |
| Supply Voltage 4         | PLL_V30O         | 2.7  | 3.3    | 3.6  | V    | -                                                                                        |
| Supply Voltage 5         | USB_V33          | 3.0  | 3.3    | 3.6  | V    |                                                                                          |
| Supply Voltage 6         | DAC_V33I         | 2.7  | 3.3    | 3.6  | V    | -                                                                                        |
| Supply Voltage 7         | CODEC_V30O       | 2.7  | 3.0    | 3.6  | V    | -                                                                                        |
| Supply Voltage 8         | REG_V28O         | 1.35 | 2.8    | 3.3  | V    | -                                                                                        |
| Supply Voltage 9         | DDR_V25I         | 2.25 | 2.5    | 2.75 | V    | -                                                                                        |
| Supply Voltage 10        | DDR_V25O         | 2.25 | 2.5    | 2.75 | V    | -                                                                                        |
| Supply Voltage 11        | V12I             | 1.1  | 1.2    | 1.32 | V    | -                                                                                        |
| Operating Current Case 1 | I <sub>OP1</sub> | -    | 164    | -    | mA   | Core power current@ System 171MHz, CPU 513MHz V33=3.3V, V12=1.2V , Sensor(CSI) +PPU+ TFT |
| Operating Current Case 2 | I <sub>OP2</sub> | -    | 60     | -    | mA   | Core power current@ System 87MHz, CPU 87MHz, V33=3.3V, V12=1.2V , Sensor(CSI) +PPU+ TFT  |
| Operating Current Case 3 | I <sub>OP3</sub> | -    | 25     | -    | mA   | Core Power current@ System 24MHz CPU 48MHz V33=3.3V, V12=1.2V DAC decode MP3             |
| Power Down Current       | I <sub>PD</sub>  | -    | 10     | -    | μА   | All power is off except RTC macro                                                        |



| a                   |                      |                     | Limits |        |      |                                 |
|---------------------|----------------------|---------------------|--------|--------|------|---------------------------------|
| Characteristic      | Symbol               | Min.                | Тур.   | Max.   | Unit | Condition                       |
|                     |                      |                     |        |        |      | (RTC_V33=3.3V, the others = 0V) |
|                     |                      |                     |        |        |      | X'tal 32K on, IOSC32K off       |
| High Input Voltage  | V <sub>IH</sub>      | 0.7V33              | -      | V33    | V    | -                               |
| Low Input Voltage   | $V_{IL}$             | VSS                 | =      | 0.3V33 | V    | -                               |
| Crystal Frequency 1 | -                    | -                   | 32768  | =      | Hz   | -                               |
| Crystal Frequency 2 | F <sub>CRYSTAL</sub> | -                   | 12     | -      | MHz  | -                               |
| System Clock        | F <sub>sys</sub>     | 5461Hz <sup>1</sup> | -      | 171    | MHz  | -                               |

Note1: By setting clock divider and changing system clock to SLOW mode (32768Hz).

#### 8.3. GPIO Characteristics

|                                                                | Limits   |              |          |      |                            |
|----------------------------------------------------------------|----------|--------------|----------|------|----------------------------|
| Characteristic                                                 | Min.     | Тур.         | Max.     | Unit | Condition                  |
| Input High Voltage(VIH)                                        | 0.55*V33 | -            | V33      | V    | -                          |
| Input Low Voltage(VIL)                                         | 0        | -            | 0.45*V33 | V    | -                          |
| Output High Voltage(VOH)                                       | 0.8*V33  | -            | V33      | V    | -                          |
| Output Low Voltage(VOL)                                        | 0        | -            | 0.2*V33  | V    |                            |
| IOA**,IOB***,IOC,IOD,IOE**** Output Driving Current(IOH)       | -        | 15/20        | -        | mA   | V33@3.3V, room temperature |
| IOA**,IOB***,IOC,IOD,IOE**** Output Sinking Current(IOL)       | -        | -15/-22      | -        | mA   | V33@3.3V, room temperature |
| IOA[7:4], IOB[7:4], IOE[11:8], IOF Output Driving Current(IOH) | -        | 9/16         | -        | mA   | V33@3.3V, room temperature |
| IOA[7:4], IOB[7:4], IOE[11:8], IOF Output Sinking Current(IOL) | -        | -9/-17       | -        | mA   | V33@3.3V, room temperature |
| Power On Pad0/1/3 High Pulse for Power Enable                  | 5        | -/-8         | -        | us   |                            |
| Power On Pad2 High Pulse for Power Enable                      | 1        | -            | -        | us   |                            |
| Power On Pad0/1 Input High Voltage(POVIH)                      | -        | 0.7*RTC_V33I | -        | V    |                            |
| Power On Pad2/3 Input High Voltage(POVIH)                      | 1.5      | -            | -        | V    |                            |
| Power On Pad(PWR_ON0/1) Internal Pull-Down Resistor(POPRPD)    | 9K       | 18K          | -        | Ω    |                            |
| Power On Pad(PWR_ON2/3) Internal Pull-Down Resistor(POPRPD)    | 100K     | 200K         | -        | Ω    |                            |
| IOA,IOB,IOC,IOD,IOE,IOF Internal Pull-Up<br>Resistor(RPU)*     | 40K*0.85 | 40K          | 40K*1.15 | Ω    | V33@3.3V, room temperature |
| IOA,IOB,IOC,IOD,IOE,IOF Internal Pull-Down Resistor(RPD)*      | 50K*0.85 | 50K          | 50K*1.15 | Ω    | V33@3.3V, room temperature |

<sup>\*</sup>GPIO pull resistor will vary with V33.

14

<sup>\*\*</sup>IOA not including IOA[7:4]

<sup>\*\*\*</sup>IOB not including IOB[7:4]

<sup>\*\*\*\*</sup>IOE not including IOE[11:8]



#### 8.4. Audio DAC Characteristics

|                           |                   | Limits        |       |      |                                             |
|---------------------------|-------------------|---------------|-------|------|---------------------------------------------|
| Characteristic            | Min.              | Тур.          | Max.  | Unit | Condition                                   |
| Resolution                | 16                | 16            | 16    | Bit  | Audio DAC digital input                     |
| Full Scale Output Voltage | 0.55*<br>DAC_V33I | 0.6* DAC_V33I | 1     | Vp-p | -                                           |
| THD+N (Fin = 0.997kHz)    | 0.15              | 0.10          | -     | %    | Fin=0.997KHz output loading=32 ohm          |
| Dynamic Range             | 75                | 79            | -     | dB   | Fin=0.997KHz w/ -60dB output loading=32 ohm |
| Output Loading            | 32                | -             | -     | ohm  | -                                           |
| Frequency Response        | 20                | _             | 19200 | Hz   | -                                           |

#### 8.5. CODEC ADC/MIC Characteristics

|                     | Limits            |           |     |      |                                                                        |  |
|---------------------|-------------------|-----------|-----|------|------------------------------------------------------------------------|--|
| Characteristic      | Min.              | Min. Typ. |     | Unit | Condition                                                              |  |
| Resolution          | 16                | 16        | 16  | Bit  | CODEC ADC digital output                                               |  |
| Input Voltage Range | 2.7               | -         | 3.6 | V    | -                                                                      |  |
| SNR                 | 80                | 84        | -   | dB   | Boost=0dB, PGA=0dB, filter:<br>20K LPF + A<br>weighting@V33_DA16=3.3V  |  |
| THD+N               | 70                | 72.8      | -   | dB   | Boost=0dB, PGA=0dB,<br>Fin=0.997KHz, Fs=48kHz<br>@V33_DA16=3.3V        |  |
| Dynamic Range       | 80                | 84.8      | -   | dB   | Boost=0dB, PGA=0dB, filter:<br>20K LPF + A weighting<br>@V33_DA16=3.3V |  |
| MICBIAS             | CODEC_V30O * 0.75 | 2.25      | -   | V    | MICBIAS= V33_AD * 0.75                                                 |  |

#### 8.6. SAR ADC Characteristics

| Characteristics                                     | Symbol            | Min. | Тур.  | Max. | Unit         |
|-----------------------------------------------------|-------------------|------|-------|------|--------------|
| SAR ADC Input Voltage Range                         | VIN_RANGE         | 2.7  | -     | 3.6  | V            |
| Resolution of ADC                                   | RESO              | 12   | 12    | 12   | bit          |
| Signal-to-Noise Plus Distortion of ADC from Line in | SINAD (Note 1)    | 58   | 58.56 | -    | dB           |
| Effective Number of Bit                             | ENOB (Note 2)     | 9.03 | 9.44  | -    | bit          |
| Integral Non-Linearity of ADC                       | INL               | -2   | -     | 2    | LSB (Note 3) |
| Differential Non-Linearity of ADC                   | DNL               | -2   | -     | 2    | LSB          |
| No Missing Code                                     |                   | 10   | 11    | 12   | bit          |
| AD Conversion Rate=ADCCLK/20                        | F <sub>CONV</sub> | -    | 534K  | 800K | Hz(Note4)    |

 $\textbf{Note1:} \ \text{The SINAD testing condition at VINLp-p} = 0.8 * DAC\_V33I, \ F_{CONV} = 200 \text{KHz}, \ Fin = 1.0 \text{KHz Sine waves at DAC\_V33I} = 3.0 \text{V from ADC input.} \ \text{The SINAD testing condition at VINLp-p} = 0.8 * DAC\_V33I, \ F_{CONV} = 200 \text{KHz}, \ Fin = 1.0 \text{KHz Sine waves at DAC\_V33I} = 3.0 \text{V from ADC input.} \ \text{The SINAD testing condition at VINLp-p} = 0.8 * DAC\_V33I, \ F_{CONV} = 200 \text{KHz}, \ Fin = 1.0 \text{KHz} \ \text{Sine waves at DAC\_V33I} = 3.0 \text{V from ADC input.} \ \text{The SINAD testing condition at VINLp-p} = 0.8 * DAC\_V33I, \ F_{CONV} = 200 \text{KHz}, \ F_{CONV} = 200 \text{KHz},$ 

Note2: ENOB = (SINAD - 1.76) / 6.02.

Note3: LSB means Least Significant Bit (at 12-bit resolution).

Note4: @System CLK 171MHz, ADCCLK = SYSCLK/16.



#### 8.7. DDR Regulator for DDR Characteristics

| Characteristics        | Symbol | Min.     | Тур.      | Max.     | Unit |  |
|------------------------|--------|----------|-----------|----------|------|--|
| Input Voltage          | VREGI  | 2.7      | -         | 3.6      | V    |  |
| Maximum Current Output | IREGO  | -        | =         | 100      | mA   |  |
| Output Voltage         | VREGO  | 2.5*0.95 | 2.5(Note) | 2.5*1.05 | V    |  |
| Standby Current        | IREGS  | -        | =         | 2        | uA   |  |

Note: The typical regulator output voltage is adjustable through register settings.

#### 8.8. 3.3V-to-2.8V Regulator for Sensor Characteristics

| Characteristics        | Symbol | Min.     | Тур.      | Max.     | Unit |  |
|------------------------|--------|----------|-----------|----------|------|--|
| Input Voltage          | VREGI  | 3.0      | -         | 3.6      | V    |  |
| Maximum Current Output | IREGO  | -        | -         | 60       | mA   |  |
| Output Voltage         | VREGO  | 2.8*0.95 | 2.8(Note) | 2.8*1.05 | V    |  |
| Standby Current        | IREGS  | -        | -         | 2        | uA   |  |

Note: The typical regulator output voltage is adjustable through register settings.



#### 9. RECOMMENDED BOARD LAYOUT

#### 9.1. Power and Ground

All power and ground pins are connected as in the following diagram for general application. The decoupling capacitor of  $0.1 \mu F$ ,  $10 \mu F$ , and 47 u F should be connected to each corresponding power pin of IC and 0.1 u F capacitor must be placed as close as possible to the power pin. Each V33I/V12I requires one  $0.1 \mu F$  capacitor and must be placed as close as possible to the power pin.



Note1: DC2DC should be located as close as possible to the main chip. If possible, the distance between DC2DC and main chip should be less than 1cm.

Note2: The wire width of FB\_ADJ should keep at least 2x wire width; if possible, please shading FB\_ADJ.

Note3: DC2DC feedback reference Voltage must be 0.6V because of FB\_ADJ feedback 0.6V to DC2DC.



#### 9.2. Crystal and PLL

When 12MHz crystal is applied in the system, please connect the crystal circuit as indicated in the following diagram.



Note\*: Please refer to the crystal's application circuit.



A Crystal (32768Hz) may be used for applications that may involve with precise time clock requirement. See the above diagram for more details.

For USB compatibility issue, either 32768Hz or 12M Hz crystal is required.

Note\*: Please refer to the crystal's application circuit.



#### 10. PACKAGE/PAD LOCATIONS

#### 10.1. Ordering Information

| Product Number            | Package Type |  |  |  |
|---------------------------|--------------|--|--|--|
| GP328525C_XXXX-NnnV-QM02x | LFBGA-108    |  |  |  |

Note1: Code number is assigned for customer.

**Note2:** Code number (N = A - Z or 0 - 9, nn = 00 - 99); version (V = A - Z).

**Note3:** Package form number (x = 1 - 9, serial number).

**Note4:** PartNumber\_XXXX where "\_XXXX" is a 4-digit code, managed by Generalplus, to indicate additional software algorithm(s) or royalty type(s) applied to the product. Same part numbers bearing different codes make no differences in hardware specification.



#### 10.2. Package Information

LFBGA108



20





TOP VIEW

|                            | Axis | SYMBOL | COMMON DIMENSIONS |          |      |  |
|----------------------------|------|--------|-------------------|----------|------|--|
|                            | Axis | STMBOL | MIN               | NOR      | MAX  |  |
| Total thickness            | Α    |        | -                 | 1.17     | 1.40 |  |
| Stand off                  |      | A1     | 0.16              | 0.21     | 0.26 |  |
| Substrate thickness        |      | A2     | 0.22              | 0.26     | 0.30 |  |
| Mold thickness             |      | A3     | (                 | 0.70 REF |      |  |
| Padu sina                  | X    | D      | 7.90              | 8.00     | 8.10 |  |
| Body size                  | Y    | Е      | 7.90              | 8.00     | 8.10 |  |
| Ball diameter              |      |        | 0.30              |          |      |  |
| Ball width                 |      | b      | 0.27              | 0.32     | 0.37 |  |
| Ball Pitch                 |      | е      | 0.65 BSC          |          |      |  |
| Ball Count                 |      | n      | 108               |          |      |  |
| Test Pin size              | X    | tx     | 0.275             |          |      |  |
| rest Fill Size             | Y    | ty     | 0.275             |          |      |  |
| Edge ball center to center | X    | D1     | 6.50 BSC          |          |      |  |
| Euge ball center to center | Y    | E1     | 6.50 BSC          |          |      |  |
| BODY CENTER TO CENTER BALL | X    | g      | 0.65              | 0.75     | 0.85 |  |
| BOUT CENTER TO CENTER BALL | Y    | f      | 0.65              | 0.75     | 0.85 |  |
| Package edge tolerance     |      | aaa    | 0.10              |          |      |  |
| Mold flatness              |      | bbb    | 0.10              |          |      |  |
| Coplananty                 |      | ddd    | 0.10              |          |      |  |
| Ball offset(package)       |      | eee    | 0.15              |          |      |  |
| Ball offset (ball)         |      | fff    | 0.08              |          |      |  |



#### 11. DISCLAIMER

The information appearing in this publication is believed to be accurate.

Integrated circuits sold by Generalplus Technology are covered by the warranty and patent indemnification provisions stipulated in the terms of sale only. GENERALPLUS makes no warranty, express, statutory implied or by description regarding the information in this publication or regarding the freedom of the described chip(s) from patent infringement. FURTHERMORE, GENERALPLUS MAKES NO WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PURPOSE. GENERALPLUS reserves the right to halt production or alter the specifications and prices at any time without notice. Accordingly, the reader is cautioned to verify that the data sheets and other information in this publication are current before placing orders. Products described herein are intended for use in normal commercial applications. Applications involving unusual environmental or reliability requirements, e.g. military equipment or medical life support equipment, are specifically not recommended without additional processing by GENERALPLUS for such applications. Please note that application circuits illustrated in this document are for reference purposes only.

22



### 12. REVISION HISTORY

| Date          | Revision # | Description                         | Page  |
|---------------|------------|-------------------------------------|-------|
| Aug. 27, 2021 | 1.0        | 1. Remove "Preliminary"             |       |
|               |            | 2. Modify LQFP128 to LFBGA108       | 4     |
|               |            | 3. Add Note.4                       | 8     |
|               |            | 4. Add USB compatibility issue.     | 18    |
|               |            | 5. Modify package type to LFBGA108  | 19    |
|               |            | 6. Add LFBGA108 package information | 20-21 |
| Sep. 24, 2020 | 0.1        | Preliminary version.                | 23    |