

### GRAPHIC LCD MODULE SPECIFICATIONS



| Crystalfontz Model Number | CFAG12864B-YYH-V                                    |
|---------------------------|-----------------------------------------------------|
| Hardware Version          | Revision C, September 2008                          |
| Data Sheet Version        | Revision 2.0, February 2009                         |
| Product Pages             | www.crystalfontz.com/product/CFAG-12864B-YYH-V.html |

# **Crystalfontz America, Incorporated**

12412 East Saltese Avenue Spokane Valley, WA 99216-0357

Phone: (888) 206-9720 Fax: (509) 892-1203

Email: techinfo@crystalfontz.com
URL: www.crystalfontz.com

# **REVISION HISTORY**

| HARDWARE   |                                                                                                                                                                                                                                                                                         |  |  |  |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 2008/09/01 | Current Hardware Version: vC  ■ Appendixes for controller Samsung S6B0107 64 CH Common Driver and S6B0108 64 CH Segment Driver were replaced with APPENDIX C: NEOTEC NT7107C 64 CH COMMON DRIVER SPECIFICATIONS and APPENDIX D: NEOTEC NT7108C 64 CHANNEL SEGMENT DRIVE SPECIFICATIONS. |  |  |  |
| 2005/09/01 | Hardware Version: vA                                                                                                                                                                                                                                                                    |  |  |  |

| DATA SHEET |                                                                                                                                                                                                                                                              |  |  |  |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 2009/02/05 | Data Sheet: v2.0 Changes since last revision (v1.0):  ■ Improved drawings, tables, and text.  ■ Added Quick Reference for Pin Functions (Front & Back Photos) (Pg. 14).  ■ Added instructions on How to Calculate the Power Rating of the Resistor (Pg. 20). |  |  |  |
| 2006/12/15 | Data Sheet: v1.0                                                                                                                                                                                                                                             |  |  |  |



#### The Fine Print

Certain applications using Crystalfontz America, Inc. products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications"). CRYSTALFONTZ AMERICA, INC. PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. Inclusion of Crystalfontz America, Inc. products in such applications is understood to be fully at the risk of the customer. In order to minimize risks associated with customer applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazard. Please contact us if you have any questions concerning potential risk applications.

Crystalfontz America, Inc. assumes no liability for applications assistance, customer product design, software performance, or infringements of patents or services described herein. Nor does Crystalfontz America, Inc. warrant or represent that any license, either express or implied, is granted under any patent right, copyright, or other intellectual property right of Crystalfontz America, Inc. covering or relating to any combination, machine, or process in which our products or services might be or are used.

The information in this publication is deemed accurate but is not guaranteed.

Company and product names mentioned in this publication are trademarks or registered trademarks of their respective owners.

Copyright © 2009 by Crystalfontz America, Inc., 12412 East Saltese Avenue, Spokane Valley, WA 99216-0357 U.S.A.

# **CONTENTS**

| MAIN FEATURES                                                   |    |
|-----------------------------------------------------------------|----|
| Module Classification Information                               |    |
| Ordering Information                                            |    |
| MECHANICAL SPECIFICATIONS                                       |    |
| Physical Characteristics                                        |    |
| Module Outline Drawing                                          |    |
| ELECTRICAL SPECIFICATIONS                                       |    |
| System Block Diagram                                            | 9  |
| Frame Ground                                                    |    |
| Driving Method                                                  |    |
| Absolute Maximum Ratings                                        | 11 |
| DC Characteristics                                              |    |
| Interface Pin Functions                                         |    |
| Quick Reference for Pin Functions (Front & Back Photos)         | 14 |
| Typical V <sub>O</sub> Connections For Display Contrast         | 15 |
| Neotec NT7107C/NT7108C Controllers                              |    |
| OPTICAL SPECIFICATIONS                                          |    |
| Test Conditions and Definitions for Optical Characteristics     | 16 |
| LED BACKLIGHT                                                   |    |
| PRODUCT RELIABILITY                                             |    |
| Module Reliability                                              |    |
| Module Longevity (EOL / Replacement Policy)                     |    |
| CARE AND HANDLING PRECAUTIONS                                   |    |
| APPENDIX A: QUALITY ASSURANCE STANDARDS                         |    |
| APPENDIX B: SAMPLE CODE                                         | 27 |
| Sources For Driver Libraries                                    | 27 |
| C Initialization Example                                        | 27 |
| Example to Use with the CFA-10006 Demonstration Board Kit       | 30 |
| APPENDIX C: NEOTEC NT7107C 64 CH COMMON DRIVER SPECIFICATIONS   |    |
| APPENDIX D: NEOTEC N7108C 64 CHANNEL SEGMENT DRIVE SPECIFICATIO | NS |



# **LIST OF FIGURES**

| Figure 1.  | Module Outline Drawing                                        | 8  |
|------------|---------------------------------------------------------------|----|
| Figure 2.  | System Block Diagram                                          | 9  |
| Figure 3.  | Frame Ground (Back View of Module)                            | 10 |
| Figure 4.  | Back View of Pins (Labeled)                                   | 14 |
| Figure 5.  | Front View of Pins (Labeled)                                  | 15 |
| Figure 6.  | Typical V <sub>O</sub> Connections for Display Contrast       | 15 |
| Figure 7.  | Definition of Operation Voltage (V <sub>OP</sub> ) (Positive) | 17 |
| Figure 8.  | Definition of Response Time (Tr, Tf) (Positive)               | 17 |
| Figure 9.  | Definition of Horizontal and Vertical Viewing Angles (CR>2)   | 18 |
| Figure 10. | 6:00 O'Clock and 12:00 O'Clock Viewing Angles                 | 18 |
| Figure 11. | LED Backlight Connection Using Pin 19 and Pin 20              | 20 |
| Figure 12. | Typical LED Backlight Connections for PWM Dimming             | 21 |



# **MAIN FEATURES**

Angles (Pg. 18).

| 128 x 64 dots graphic LCD module has a large display area in a compact 75.0 (W) x 52.7 (H) x 8.9 (D) millimeter package (2.95" (W) x 2.07" (H) x .35" (D)).                                                                                                                                                                                                                                         |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8-bit parallel interface.                                                                                                                                                                                                                                                                                                                                                                           |
| The <u>CFA-10006 Demonstration Board Kits</u> have everything you need to easily demonstrate and experiment with this module. The CFA-10006 User Guide is included at the end of this PDF.                                                                                                                                                                                                          |
| Built-in Neotec controllers. See <u>APPENDIX C: NEOTEC NT7107C 64 CH COMMON DRIVER SPECIFICATIONS</u> and <u>APPENDIX D: NEOTEC N7108C 64 CHANNEL SEGMENT DRIVE SPECIFICATIONS</u> .                                                                                                                                                                                                                |
| Yellow-green edge LED backlight with STN positive transflective mode LCD. Displays dark dots on an illuminated yellow-green background.                                                                                                                                                                                                                                                             |
| On-board negative voltage generator. Connect a 20K potentiometer from Pin 18 ( $V_{EE}$ which is -5v output generated by the module) to Pin 1 ( $V_{DD}$ which is +5V supplied by you), with the wiper connected to Pin 3 ( $V_{O}$ , contrast adjustment.) This will take advantage of the negative voltage generator to enable operation at wider temperatures. See System Block Diagram (Pg. 9). |
| Wide temperature operation: -20°C to +70°C.                                                                                                                                                                                                                                                                                                                                                         |
| RoHS compliant.                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                     |

### **MODULE CLASSIFICATION INFORMATION**

CFA G 128 64 B - Y Y H - V \*

| 0 | Brand                                                                     | Crystalfontz America, Inc.                                     |
|---|---------------------------------------------------------------------------|----------------------------------------------------------------|
| 0 | Display Type                                                              | G – Graphic                                                    |
| 0 | Number of Dots (Width)                                                    | 128 Dots                                                       |
| 4 | Number of Dots (Height)                                                   | 64 Dots                                                        |
| 6 | Model Identifier                                                          | В                                                              |
| 6 | Backlight Type & Color                                                    | Y – LED, yellow-green                                          |
| 0 | Fluid Type, Image (Positive or Negative), & LCD Glass Color               | Y – STN Positive, yellow-green                                 |
| 8 | Polarizer Film Type, Wide Temperature (WT) Range, & View Angle (O 'Clock) | H – Transflective, WT, 6:00 <sup>1</sup>                       |
| 9 | Special Code                                                              | V – Built-in negative voltage generator (on the board)         |
| • | Special Codes                                                             | * – May have additional manufacturer's codes at this location. |

### **ORDERING INFORMATION**

| PART NUMBER             | BUILT-IN NEGATIVE<br>VOLTAGE GENERATOR | FLUID        | LCD GLASS<br>COLOR | IMAGE        | POLARIZER<br>FILM | BACKLIGHT<br>COLOR/TYPE |                            |
|-------------------------|----------------------------------------|--------------|--------------------|--------------|-------------------|-------------------------|----------------------------|
| CFAG12864B-YYH-V        | No                                     | STN          | yellow-green       | positive     | transflective     | yellow-green edge LEDs  | CRYSTAL FONTZ              |
| Additional variant (sam | e form                                 | factor, diff | erent LCD mode     | e or backlig | ght):             |                         |                            |
| CFAG12864B-TFH-V        | Yes                                    | FSTN         | light-gray         | positive     | transflective     | white edge LEDs         | CRYSTALFONTZ<br>CHARLES TO |
| CFAG12864B-TMI-V        | Yes                                    | STN          | blue               | negative     | transmissive      | white edge LEDs         | CRYSTALFONTZ               |
| CFAG12864B-WGH-V        | Yes                                    | STN          | gray               | positive     | transflective     | white EL lamp           | CRYSTALFONIZ.              |
| CFAG12864B-WGH-N        | No                                     | STN          | gray               | positive     | transflective     | white EL Lamp           | CRYSTALFONIZ               |
| CFAG12864B-YYH-N        | Yes                                    | STN          | yellow-green       | positive     | transflective     | yellow-green edge LEDs  | CRYSIAL FONTZ              |

# **MECHANICAL SPECIFICATIONS**

### PHYSICAL CHARACTERISTICS

| ITEM              | SIZE                             |
|-------------------|----------------------------------|
| Number of Dots    | 128 x 64 dots                    |
| Module Dimensions | 75.0 (W) x 52.7 (H) x 8.9 (D) mm |
| Viewing Area      | 60.0 (W) x 32.6 (H) mm           |
| Active Area       | 55.0 (W) x 27.48 (H) mm          |
| Dot Size          | .39 (W) x .39 (H) mm             |
| Dot Pitch         | .43 (W) x .43 (H) mm             |
| Weight            | 33.5 grams (typical)             |

### **MODULE OUTLINE DRAWING**



Figure 1. Module Outline Drawing

# **ELECTRICAL SPECIFICATIONS**

### SYSTEM BLOCK DIAGRAM



 $^{ullet}$ V $_{\rm EE}$  = output pin of on-board negative voltage generator

Figure 2. System Block Diagram



### **FRAME GROUND**

Frame Ground (shown in the System Block Diagram above) is a trace that connects some of the bezel tabs. To connect Frame Ground to the Logic Ground ( $V_{SS}$ , Pin 2), use an "0805" package 0 ohm resistor to close jumper **JE**.



Figure 3. Frame Ground (Back View of Module)



### **DRIVING METHOD**

| DRIVING METHOD | SPECIFICATION |
|----------------|---------------|
| Duty           | 1/64          |
| Bias           | 1/9           |

### **ABSOLUTE MAXIMUM RATINGS**

| ABSOLUTE MAXIMUM RATINGS | SYMBOL          | MINIMUM | MAXIMUM  |
|--------------------------|-----------------|---------|----------|
| Operating Temperature    | T <sub>OP</sub> | -20°C   | +70°C    |
| Storage Temperature*     | T <sub>ST</sub> | -30°C   | +80°C    |
| Input Voltage            | V <sub>I</sub>  | 0       | $V_{DD}$ |
| Supply Voltage for Logic | $V_{DD}$        | 0       | 6.7v     |
| Supply Voltage for LCD   | $V_{DD-}V_{O}$  |         | 16.7v    |

<sup>\*</sup>Note: Prolonged exposure at temperatures outside of this range may cause permanent damage to the module.

### **DC CHARACTERISTICS**

| PART           | DC CHARACTERISTICS*                                  | Test<br>Condition      | SYMBOL                            | MINIMUM              | TYPICAL | MAXIMUM         |
|----------------|------------------------------------------------------|------------------------|-----------------------------------|----------------------|---------|-----------------|
| Controller and | Supply Voltage for Logic                             |                        | V <sub>DD</sub> - V <sub>SS</sub> | +4.5v                | +5.0v   | +5.5v           |
| Board          | Input High Voltage                                   | V <sub>DD</sub> = 5v   | V <sub>IH</sub>                   | 3.5v                 |         | V <sub>DD</sub> |
|                | Input Low Voltage                                    |                        | V <sub>IL</sub>                   | 0 (V <sub>SS</sub> ) |         | +0.8v           |
|                | Supply Current (Logic only, not including backlight) | without<br>backlight   | I <sub>DD</sub>                   | 1.5 mA               |         | 4.0 mA          |
| LCD<br>Glass   | Supply voltage for driving                           | T <sub>A</sub> = -20°C |                                   |                      |         | +9.8v           |
|                | LCD                                                  | T <sub>A</sub> = +25°C | $V_{DD} - V_{O}$                  |                      | +8.0v   |                 |
|                |                                                      | T <sub>A</sub> = +70°C |                                   | +7.6v                |         |                 |

<sup>\*</sup>For detailed information, DC Characteristics in <u>APPENDIX C: NEOTEC NT7107C 64 CH COMMON DRIVER SPECIFICATIONS (Pg. 35)</u>.



### **INTERFACE PIN FUNCTIONS**

|     |                 |          | Z         |                                                                                                                    |
|-----|-----------------|----------|-----------|--------------------------------------------------------------------------------------------------------------------|
|     |                 |          | DIRECTION |                                                                                                                    |
| PIN | SIGNAL          | LEVEL    | DIRI      | DESCRIPTION                                                                                                        |
| 1   | $V_{DD}$        | +5.0v    | _         | Supply voltage for logic                                                                                           |
| 2   | V <sub>SS</sub> | 0v       | _         | Ground                                                                                                             |
| 3   | V <sub>O</sub>  | variable | _         | Supply voltage for driving LCD $V_O = -3.0v$ typical at $V_{DD} = +5v$ which gives $V_{LCD} = (V_{DD} - V_O) = 8v$ |
| 4   | DB0             | H/L      | I/O       | Data bit 0                                                                                                         |
| 5   | DB1             | H/L      | I/O       | Data bit 1                                                                                                         |
| 6   | DB2             | H/L      | I/O       | Data bit 2                                                                                                         |
| 7   | DB3             | H/L      | I/O       | Data bit 3                                                                                                         |
| 8   | DB4             | H/L      | I/O       | Data bit 4                                                                                                         |
| 9   | DB5             | H/L      | I/O       | Data bit 5                                                                                                         |
| 10  | DB6             | H/L      | I/O       | Data bit 6                                                                                                         |
| 11  | DB7             | H/L      | I/O       | Data bit 7                                                                                                         |
| 12  | CS1             | L        | I         | Chip select for controller #1 Columns 1 to 64 Chip select for controller #2 Columns 65 to 128                      |
| 13  | CS2             | L        | I         | Select Column 65 to Column 128                                                                                     |
| 14  | RST             | L        | I         | Controller reset signal                                                                                            |
| 15  | R/W             | H/L      |           | Read/write selection input H: read (MPU←module) L: write (MPU→module)                                              |
| 16  | D/Ī             | H/L      | I         | H: Data<br>L: Instruction                                                                                          |
| 17  | E               | H, H→L   | I         | Read/write enable signal H: read data is enabled by a high level H→L: write data is latched on the falling edge    |
| 18  | VEE             | -5v      | 0         | Negative voltage output                                                                                            |

| PIN   | SIGNAL                                                             | LEVEL | DIRECTION | DESCRIPTION                                                                                                     |  |
|-------|--------------------------------------------------------------------|-------|-----------|-----------------------------------------------------------------------------------------------------------------|--|
| 19    | A (LED+)                                                           |       |           | Supply voltage for LED. "A" (anode) or "+" of LED backlight                                                     |  |
| 20    | K (LED-)                                                           |       |           | Supply voltage for LED. "K" (cathode or kathode for German and original Greek spelling) or "-" of LED backlight |  |
| For E | For Backlight connections, please refer to LED BACKLIGHT (Pg. 19). |       |           |                                                                                                                 |  |

# QUICK REFERENCE FOR PIN FUNCTIONS (FRONT & BACK PHOTOS)



Figure 4. Back View of Pins (Labeled)



Figure 5. Front View of Pins (Labeled)

### TYPICAL VO CONNECTIONS FOR DISPLAY CONTRAST

Adjust  $V_O$  to -3.0v ( $V_{LCD}$  = 8.0v) as an initial setting. When the module is operational, readjust  $V_O$  for optimal display appearance.



<sup>0</sup>Use external control to adjust for optimal display appearance.

Figure 6. Typical  $V_{\rm O}$  Connections for Display Contrast

#### NEOTEC NT7107C/NT7108C CONTROLLERS

The CFAG12864B-YYH-V uses two Neotec controllers: NT7107 64 channel common driver and a NT7108 64 channel segment driver.

For your reference, the most recent versions (2002) of the Neotec driver specifications are included as appendixes in this Data Sheet.

Here are links to some of the commonly used sections:

- For DC characteristics, see page 8 of Appendix C, "DC Characteristics".
- For functional description, see <u>page 11 of Appendix C, "Functional Description"</u>.
- For host interface timing characteristics (read and write), see page 19 of Appendix D, "MPU Interface".
- For display control instruction, see page 12 of Appendix D, "Display Control Instruction".

### **OPTICAL SPECIFICATIONS**

| ITEM                   | SYMBOL | CONDITION        | MINIMUM | TYPICAL | MAXIMUM |
|------------------------|--------|------------------|---------|---------|---------|
| View Angle             | (V)θ   | CR <u>&gt;</u> 2 | 20°     |         | 40°     |
| (Vertical, Horizontal) | (Η)φ   | CR <u>&gt;</u> 2 | -30°    |         | +30°    |
| Contrast Ratio         | CR     |                  |         | 3       |         |
| LCD Response           | T rise | Ta = 25°C        |         | 200 ms  | 300 ms  |
| Time*                  | T fall | Ta = 25°C        |         | 200 ms  | 300 ms  |

<sup>\*</sup>Response Time: The amount of time it takes a liquid crystal cell to go from active to inactive or back again.

### TEST CONDITIONS AND DEFINITIONS FOR OPTICAL CHARACTERISTICS

#### **Test Conditions**

Operating Voltage (V<sub>LCD)</sub>: V<sub>OP</sub>

Viewing Angle

Vertical (V)θ: 0°
Horizontal (H)φ): 0°

Frame Frequency: 64 Hz (nominal)Driving Waveform: 1/64 Duty, 1/9 Bias

Ambient Temperature (Ta): 25°C

### **Definition Operation Voltage (V<sub>op</sub>)**



Figure 7. Definition of Operation Voltage (V<sub>OP</sub>) (Positive)

### **Definition of Response Time (Tr, Tf)**



Figure 8. Definition of Response Time (Tr, Tf) (Positive)



#### **Definition of Vertical and Horizontal Viewing Angles (CR>2)**





Figure 9. Definition of Horizontal and Vertical Viewing Angles (CR>2)

### Definition of 6 O'Clock and 12:00 O'Clock Viewing Angles

A 6:00 o'clock viewing angle is a bottom viewing angle like what you would see when looking at a cell phone or calculator. A 12:00 o'clock viewing angle is a top viewing angle like what you would see when looking at the gauges in a golf cart or airplane.





Figure 10. 6:00 O'Clock and 12:00 O'Clock Viewing Angles

### LED BACKLIGHT

You can connect the CFAG12864B-YYH-V backlight by one of these two methods:

- Solder leads from your PCB's circuit to the "A" and "K" connectors on the right edge of the display (glass facing up).
- Make connections to your PCB using Pins 19 (A (LED+)) and 20 (K (LED+)) on the display module's connector.

| Backlight Characteristics  dark dots on yellow-green background |                      |                      |         |  |  |  |
|-----------------------------------------------------------------|----------------------|----------------------|---------|--|--|--|
| PARAMETER                                                       | MINIMUM              | TYPICAL              | MAXIMUM |  |  |  |
| Forward Current (I <sub>LED</sub> )<br>V = +4.2v                | 80 mA                | 100 mA               | 150 mA* |  |  |  |
| Forward Voltage (V <sub>LED</sub> )                             | +4.0v                | +4.2v                | +4.4v   |  |  |  |
| Reverse Voltage (V <sub>R)</sub>                                |                      | +8v                  |         |  |  |  |
| Luminous Intensity** (IV) I <sub>LED</sub> = 100 mA             | 14 cd/m <sup>2</sup> | 18 cd/m <sup>2</sup> |         |  |  |  |
| Wavelength (λ p) I <sub>LED</sub> = 100 mA                      | 565 nm               | 570 nm               | 575 nm  |  |  |  |

The CFAG12864B-YYH-V backlight uses LEDs. The backlight is easy to use properly but it is also easily damaged by abuse.

#### **NOTE**

Do not connect +5v directly to the backlight terminals. This will ruin the backlight.

#### NOTE

We recommend that the white LED backlight be dimmed or turned off during periods of inactivity to conserve the LEDs' lifetime.

LEDs are "current" devices. The brightness is controlled by the current flowing through it, not the voltage across it. Ideally, a current source would be used to drive the LEDs. In practice, a simple current limiting resistor will work well in most applications and is much less complex than a current source.

#### How to Calculate the R<sub>LIMIT</sub>

You need to know what the supply (forward) voltage of the LEDs will be so you can calculate a current limiting resistor (R<sub>LIMIT</sub>). The forward voltage will vary slightly from display to display.



Figure 11. LED Backlight Connection Using Pin 19 and Pin 20

The general equation to calculate R<sub>I IMIT</sub> is:

$$R_{LIMIT} \text{ (minimum)} = \frac{V_{DD} \text{ (supply voltage)} - V_{LED} \text{ (LED forward voltage)}}{I_{LED} \text{ (maximum LED current)}}$$

The specific  $R_{LIMIT}$  calculation for the CFAG12864B-YYH-Vat  $V_{DD}$  = +5v is:

$$R_{LIMIT} = \frac{5v - 4.2v}{0.10 \text{ A (maximum)}} = 8\Omega \text{ (minimum)}$$

#### How to Calculate the Power Rating of the Resistor

The general equation to calculate the power rating of the resistor is:

W (power) = I (current) 
$$x \in (voltage)$$

The specific power rating calculation for CFAG12864B-YYH-V is:

Power = 
$$0.01 \times (5v - 4.2v) = 0.08W = 80mW$$

Nominally, an 1/8 watt (125 mW) resistor should work, however to keep the temperature of the resistor cooler, a 1/4 or 1/2 watt resistor would typically be used.

#### **PWM Dimming**

The backlight may be dimmed by PWM (Pulse Width Modulation). The typical range for the PWM frequency is from 100 to 300 Hz.



Figure 12. Typical LED Backlight Connections for PWM Dimming

### PRODUCT RELIABILITY

#### MODULE RELIABILITY

| ITEM                         | SPECIFICATION                     |  |
|------------------------------|-----------------------------------|--|
| Module, excluding backlight. | 50,000 to 100,000 hours (typical) |  |
| Yellow-green LED Backlight   | 50,000 to 100,000 hours (typical) |  |

### **MODULE LONGEVITY (EOL / REPLACEMENT POLICY)**

Crystalfontz is committed to making all of our LCD modules available for as long as possible. For each module we introduce, we intend to offer it indefinitely. We do not preplan a module's obsolescence. The majority of modules we have introduced are still available.

We recognize that discontinuing a module may cause problems for some customers. However, rapidly changing technologies, component availability, or low customer order levels may force us to discontinue ("End of Life", EOL) a module. For example, we must occasionally discontinue a module when a supplier discontinues a component or a manufacturing process becomes obsolete. When we discontinue a module, we will do our best to find an acceptable replacement module with the same fit, form, and function.



In most situations, you will not notice a difference when comparing a "fit, form, and function" replacement module to the discontinued module it replaces. However, sometimes a change in component or process for the replacement module results in a slight variation, perhaps an improvement, over the previous design.

Although the replacement module is still within the stated Data Sheet specifications and tolerances of the discontinued module, changes may require modification to your circuit and/or firmware. Possible changes include:

- LCD fluid, polarizers, or the LCD manufacturing process. These items may change the appearance of the display, requiring an adjustment to V<sub>O</sub>. See <u>Typical V<sub>O</sub> Connections For Display Contrast (Pg. 15)</u>.
- Backlight LEDs. Brightness may be affected (perhaps the new LEDs have better efficiency) or the current they
  draw may change (new LEDs may have a different VF).
- Controller. A new controller may require minor changes in your code.
- Component tolerances. Module components have manufacturing tolerances. In extreme cases, the tolerance stack can change the visual or operating characteristics.

Please understand that we avoid changing a module whenever possible; we only discontinue a module if we have no other option. We will post Part Change Notices on the product's webpage as soon as possible. If interested, you can subscribe to future part change notifications.

### CARE AND HANDLING PRECAUTIONS

For optimum operation of the module and to prolong its life, please follow the precautions described below.

### **ESD (ELECTRO-STATIC DISCHARGE)**

The circuitry is industry standard CMOS logic and susceptible to ESD damage. Please use industry standard antistatic precautions as you would for any other PCB such as expansion cards or motherboards.

#### **DESIGN AND MOUNTING**

- The exposed surface of the LCD "glass" is actually a polarizer laminated on top of the glass. To protect the
  polarizer from damage, the CFAG12864B-YYH-V ships with a protective film over the polarizer. Please peel off
  the protective film slowly. Peeling off the protective film abruptly may generate static electricity.
- The polarizer is made out of a soft plastic and is easily scratched or damaged. To protect the polarizer from damage, place a transparent plate (for example, acrylic, polycarbonate, or glass) in front of the CFAG12864B-YYH-V, leaving a small gap between the plate and the display surface. We recommend GE HP-92 Lexan, which is readily available and works well.
- Do not disassemble or modify the module.
- Do not modify the mounting tab of the metal bezel or make connections to it.
- Solder only to the I/O terminals. Use care when removing solder—it is possible to damage the PCB.
- Do not reverse polarity to the power supply connections. Reversing polarity will immediately ruin the module.

### AVOID SHOCK, IMPACT, TORQUE, AND TENSION

- Do not expose the module to strong mechanical shock, impact, torque, and tension.
- Do not drop, toss, bend, or twist the module.
- Do not place weight or pressure on the module.

#### IF LCD PANEL BREAKS

- If the LCD panel breaks, be careful to not get the liquid crystal fluid in your mouth or eyes.
- If the liquid crystal fluid touches your skin, clothes, or work surface, wash it off immediately using soap and plenty
  of water.
- Do not eat the LCD panel.

#### **CLEANING**

- The polarizer (laminated to the glass) is made out of a soft plastic and is easily scratched or damaged. Be very
  careful when you clean the polarizer. Use the removable protective film to remove smudges (for example,
  fingerprints) and any foreign matter.
- Do not clean the polarizer with liquids. Do not wipe the polarizer with any type of cloth or swab (for example, Q-tips). Damage will be especially obvious on "negative" modules (module that appear dark when "off").

#### OPERATION

- We do not recommend connecting this module to a PC's parallel port as an "end product". This module is not
  "user friendly" and connecting them to a PC's parallel port is often difficult, frustrating, and can result in a "dead"
  display due to mishandling. For more information, see our forum thread at <a href="http://www.crystalfontz.com/forum/showthread.php?s=&threadid=3257">http://www.crystalfontz.com/forum/showthread.php?s=&threadid=3257</a>.
- Your circuit should be designed to protect the module from ESD and power supply transients.
- Observe the operating temperature limitations: a minimum of -20°C to +70°C maximum with minimal fluctuations. Operation outside of these limits may shorten the life and/or harm the display.
  - At lower temperatures of this range, response time is delayed.
  - At higher temperatures of this range, display becomes dark. (You may need to adjust the contrast.)
- Operate away from dust, moisture, and direct sunlight.

#### STORAGE

- Store in an ESD-approved container away from dust, moisture, and direct sunlight.
- Observe the storage temperature limitations: a minimum of -30°C minimum to +80°C maximum with minimal fluctuations. Rapid temperature changes can cause moisture to form, resulting in permanent damage.
- Do not allow weight to be placed on the modules while they are in storage.

### **APPENDIX A: QUALITY ASSURANCE STANDARDS**

### **INSPECTION CONDITIONS**

Environment

Temperature: 25±5°CHumidity: 30~85% RH

For visual inspection of active display area

■ Source lighting: two 20 Watt or one 40 Watt fluorescent light

Display adjusted for best contrast

■ Viewing distance: 30±5 cm (about 12 inches)

■ Viewable angle: inspect at 45° angle of vertical line right and left, top and bottom

### **DEFINITION OF ACTIVE AREA AND VIEWING AREA**



### **ACCEPTANCE SAMPLING**

| DEFECT TYPE                                                                         | AQL*  |  |  |  |
|-------------------------------------------------------------------------------------|-------|--|--|--|
| Major                                                                               | ≤.65% |  |  |  |
| Minor                                                                               | <1.0% |  |  |  |
| * Acceptable Quality Level: maximum allowable error rate or variation from standard |       |  |  |  |



### **DEFECTS CLASSIFICATION**

Defects are defined as:

- Major Defect: results in failure or substantially reduces usability of unit for its intended purpose
- Minor Defect: deviates from standards but is not likely to reduce usability for its intended purpose

### **ACCEPTANCE STANDARDS**

| # | DEFECT TYPE                             |                                            | CRITERIA                                                                                               |                | MAJOR /<br>MINOR |  |  |
|---|-----------------------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------|------------------|--|--|
| 1 | Electrical defects                      |                                            | No display, display malfunctions, or shorted segments.     Current consumption exceeds specifications. |                |                  |  |  |
| 2 | Viewing area defect                     | Viewing area does not Conditions (Pg. 24). | Viewing area does not meet specifications. (See <u>Inspection</u> <u>Conditions (Pg. 24)</u> .         |                |                  |  |  |
| 3 | Contrast adjustment defect              | Contrast adjustment fa                     | Contrast adjustment fails or malfunctions.                                                             |                |                  |  |  |
| 4 | Blemishes or foreign                    | Blemish                                    | Defect Size                                                                                            | Acceptable Qty |                  |  |  |
|   | matter on display segments              |                                            | <u>&lt;</u> 0.3 mm                                                                                     | 3              | NA:              |  |  |
|   |                                         |                                            | <2 defects within 10 mm of each other                                                                  |                | Minor            |  |  |
| 5 | Blemishes or foreign                    | Defect Size =                              | Defect Size                                                                                            | Acceptable Qty | Minor            |  |  |
|   | natter outside of display<br>segments   | (Width + Length)/2                         | <u>&lt;</u> 0.15 mm                                                                                    | Ignore         |                  |  |  |
|   |                                         | Length                                     | 0.15 to 0.20 mm                                                                                        | 3              |                  |  |  |
|   |                                         | waar                                       | 0.20 to 0.25 mm                                                                                        | 2              |                  |  |  |
|   |                                         |                                            | 0.25 to 0.30 mm                                                                                        | 1              |                  |  |  |
| 6 | Dark lines or scratches in display area | Defect Width                               | Defect Length                                                                                          | Acceptable Qty | Minor            |  |  |
|   |                                         | ≤0.03 mm<br>0.03 to 0.05                   | <u>≤</u> 3.0 mm                                                                                        | 3              |                  |  |  |
|   | × ×                                     |                                            | <u>&lt;</u> 2.0 mm                                                                                     | 2              |                  |  |  |
|   | Length                                  | 0.05 to 0.08                               | <u>&lt;</u> 2.0 mm                                                                                     | 1              | IVIIIIOI         |  |  |
|   |                                         | 0.08 to 0.10                               | ≤3.0 mm                                                                                                | 0              |                  |  |  |
|   |                                         | <u>&gt;</u> 0.10                           | >3.0 mm                                                                                                | 0              |                  |  |  |



| #  | DEFECT TYPE               |                                                                                                                                                                                                                                                                                                                                                           | CRITERIA                   |                  | MAJOR/<br>MINOR  |
|----|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------------------|------------------|
| 7  | Bubbles between polarizer | film and glass                                                                                                                                                                                                                                                                                                                                            | Defect Size Acceptable Qty |                  |                  |
|    |                           | <2.0 mm Ignore                                                                                                                                                                                                                                                                                                                                            |                            | Ignore           |                  |
|    |                           |                                                                                                                                                                                                                                                                                                                                                           | 0.20 to 0.40 mm            | 3                | Minor            |
|    |                           |                                                                                                                                                                                                                                                                                                                                                           | 0.40 to 0.60 mm            | 2                |                  |
|    |                           |                                                                                                                                                                                                                                                                                                                                                           | ≥0.60 mm                   | 0                |                  |
| 8  | Display pattern defect    |                                                                                                                                                                                                                                                                                                                                                           |                            |                  |                  |
|    |                           | Dot Size                                                                                                                                                                                                                                                                                                                                                  | Acce                       | eptable Qty      | Minor            |
|    |                           | ((A+B)/2) <u>&lt;</u> 0.2 mm                                                                                                                                                                                                                                                                                                                              |                            |                  |                  |
|    |                           | C>0 mm                                                                                                                                                                                                                                                                                                                                                    | _                          | <3 total defects |                  |
|    |                           | ((D+E)/2) <u>&lt;</u> 0.25 mm                                                                                                                                                                                                                                                                                                                             | <u>&lt;</u> 2 pinh         | noles per digit  |                  |
|    |                           | ((F+G)/2) <u>&lt;</u> 0.25 mm                                                                                                                                                                                                                                                                                                                             |                            |                  |                  |
| 9  | Backlight defects         | <ol> <li>Light fails or flickers. (Major)</li> <li>Color and luminance do not correspond to specifications. (Major)</li> <li>Exceeds standards for display's blemishes or foreign matter (see test 5, Pg. 25), and dark lines or scratches (see test 6, Pg. 25). (Minor)</li> </ol>                                                                       |                            |                  | See<br>list<br>← |
| 10 | PCB defects               | <ol> <li>Oxidation or contamination on connectors.*</li> <li>Wrong parts, missing parts, or parts not in specification.*</li> <li>Jumpers set incorrectly. (Minor)</li> <li>Solder (if any) on bezel, LED pad, zebra pad, or screw hole pad is not smooth. (Minor)</li> <li>*Minor if display functions correctly. Major if the display fails.</li> </ol> |                            |                  | See<br>list<br>← |
| 11 | Soldering defects         | <ol> <li>Unmelted solder paste.</li> <li>Cold solder joints, missing solder connections, or oxidation.*</li> <li>Solder bridges causing short circuits.*</li> <li>Residue or solder balls.</li> <li>Solder flux is black or brown.</li> <li>*Minor if display functions correctly. Major if the display fails.</li> </ol>                                 |                            |                  | Minor            |

### **APPENDIX B: SAMPLE CODE**

#### SOURCES FOR DRIVER LIBRARIES

Graphic LCD driver libraries may save you a lot of time and help you develop a more professional product. Two library sources are RAMTEX and easyGUI.

#### **C INITIALIZATION EXAMPLE**

Below is an example of an initialization sequence based on Atmel's ATmega32.

```
// LOW LCD.C: Low-level lcd display routines.
// Samsung KS0107+KS0108 (S6B0107+S6B0108) LCD Controller
// Atmel ATMega32 processor @ 16MHz
// WinAVR / AVR GCC + Atmel AVR Studio
// Copyright 2005, Crystalfontz America, Inc. http://www.crystalfontz.com
#include <avr/io.h>
#include <avr/iom32.h>
#include <string.h>
#include <avr/delay x.h>
#include "typedefs.h"
#include "utils.h"
#include "low lcd.h"
//This is the display memory.
ubvte
 display[8][128]; //1024 bytes
//-----
void write_both_lcd_control_registers(ubyte data)
 //We need to wait until both controller's busy bits are clear.
 //Talk to the status (instruction) register.
 //(Must happen 140nS before the RISING edge of E.)
 PORTC&=~PORTC1_LCD_DI;
 //Tell the LCD we are going to be reading it
 //(Must happen 140nS before the RISING edge of E.)
 PORTC | = PORTC6 LCD RW;
 //Talk to the left controller only
 //(Must happen 140nS before the RISING edge of E.)
 PORTC&=~PORTCO LCD CS1;
 PORTD|=PORTD6 LCD CS2;
 //Make port A high-impedance
 DDRA=0 \times 00;
 //Enable the selected controller's read data onto the port
 PORTC | =PORTC7_LCD_E;
 //The data is not valid for 320nS
  delay cycles(4); //375nS
 \overline{\ /\ }/Wait for the busy bit to drop
```

```
while (PINA&0x80);
 //Terminate the read
 PORTC&=~PORTC7 LCD E;
 //Talk to the right controller only
 PORTC|=PORTC0 LCD CS1; //125nS
 PORTD&=~PORTD6 LCD CS2; //125nS
 //(Must happen 140nS before the RISING edge of E.)
 //(E LOW pulse must be 450mS min)
 delay cycles(2);
                    //250nS
 //Enable the selected controller's read data onto the port
 PORTC | = PORTC7 LCD E;
 //The data is not valid for 320nS
  delay cycles(4);
 //Wait for the busy bit to drop
 while (PINA&0x80);
 //Terminate the read
 PORTC&=~PORTC7 LCD E;
 //Tell the LCD that we are writing to it.
 //(Must happen 140nS before the RISING edge of E.)
 PORTC&=~PORTC6 LCD RW;
                       //125nS
  //Talk to both controllers
 //(Must happen 140nS before the RISING edge of E.)
 PORTC&=~PORTCO LCD CS1; //125nS
 //stretch LOW E pulse width above the minimum of 450nS
 _delay_cycles(2);
                        //250nS
 //Strobe the E pin. We are still aimed at the status/instruction register.
 PORTC|=PORTC7 LCD E;
 //Write the data to the output latches of port A
 //(Must happen 200nS before the FALLING edge of E.)
                    //62.5nS
 //Go back to port A as an output
 DDRA=0xFF;
                    //125nS
 //stretch HIGH E pulse width above the minimum of 450nS
  delay cycles(3); //312.5nS
 PORTC&=~PORTC7 LCD E;
//----
// PORTCO LCD CS1 and PORTD6 LCD CS2 must be set to select the desired
// controller
//-----
void write lcd data(ubyte data)
 //We need to wait until the busy bit is clear.
 //Talk to the status (instruction) register.
 //(Must happen 140nS before the RISING edge of E.)
 PORTC&=~PORTC1 LCD DI;
 //Tell the LCD we are going to be reading it
 //(Must happen 140nS before the RISING edge of E.)
 PORTC|=PORTC6 LCD RW;
 //Make port A high-impedance
 DDRA=0 \times 00;
```

```
//Enable the selected controller's read data onto the port
 PORTC|=PORTC7 LCD E;
 //The data from the LCD is not valid for 320nS
  delay cycles(4); //375nS
 //{\tt Wait} for the busy bit to drop
 while (PINA&0x80);
 //Terminate the read
 PORTC&=~PORTC7 LCD E;
 //Tell the LCD that we are writing to it.
 //(Must happen 140nS before the RISING edge of E.)
 PORTC&=~PORTC6 LCD RW;
                        //125nS
 //Aim at the data register.
 //(Must happen 140nS before the RISING edge of E.)
 PORTC|=PORTC1 LCD DI; //125nS
 //stretch LOW E pulse width above the minimum of 450nS
                       //250nS
  delay cycles(2);
 //Strobe the E pin.
 PORTC | = PORTC7 LCD E;
 //Write the data to the output latches of port A
 //(Must happen 200nS before the FALLING edge of E.)
 PORTA=data;
                       //62.5nS
 //Go back to port A as an output
 DDRA=0xFF;
                       //125nS
 //stretch HIGH E pulse width above the minimum of 450nS
  delay cycles (3); //312.5nS
 //Terminate the write
 PORTC&=~PORTC7 LCD E;
// Takes about 5.08ms (201.7KB/S) reading busy flag
void UpdateLCD(void)
  {
 register ubyte
   *left data;
 register ubyte
   *right data;
 register ubyte
   page address;
 register ubyte
   column address;
 //Initialize our source data pointers.
 left data=&display[0][0];
 right data=&display[0][64];
 //Make sure we are not in a write cycle
 PORTC&=~PORTC7 LCD E;
 //Make sure the LCD thinks we are writing
 PORTC&=~PORTC6 LCD RW;
 for(page address=0;page address<=7;page address++)</pre>
   {
```

```
//Set Y address (page, or horizontal stripe of 8 pixels) (controller docs call this
   write both lcd control registers(0xB8|page address);
   //Set X address 0 (right to left) (controller docs call this "Y")
   write both lcd control registers (0x40);
   for(column address=0;column address<=63;column address++)</pre>
     //Talk to the left controller only
     PORTC&=~PORTCO LCD CS1;
     PORTD|=PORTD6 LCD CS2;
     write lcd data(*left data++);
     //Talk to the right controller only
     PORTC|=PORTC0 LCD CS1;
     PORTD&=~PORTD6 LCD CS2;
     write lcd data(*right data++);
   //Skip down to the next line
   left data+=64;
   right data+=64;
 }
void InitializeLCD(void)
 //Display on
 write both lcd control registers(0x3F);
 //Set Start Line 0
 write both lcd control registers(0xC0);
 //Clear the display memeory
 memset(display, 0x00, sizeof(display));
```

#### **EXAMPLE TO USE WITH THE CFA-10006 DEMONSTRATION BOARD KIT**

```
#include <avr/pgmspace.h>
#include <string.h>
#include "utils.h"
#include "low lcd.h"
#include "logo screen.h"
//-----
//This is the display memory.
volatile unsigned char display[8][128]; //1024 bytes
volatile unsigned char display status;
//----
void write both 1cd control registers (unsigned char data)
     //We need to wait until both controller's busy bits are clear.
     //Talk to the status (instruction) register.
     CLR RS;
     //Tell the LCD we are going to be reading it
     //Talk to the left controller only
     SET CS2;
     CLR CS1;
     //Make port A high-impedance so we can read from the LCD
     LCD DATA DDR = LCD DATA ALL INPUTS;
     //Enable the selected controller's read data onto the port
     SET E;
     delay us(6500);
     //Wait for the busy bit to drop
     while (PINA&0x80);
     //Terminate the read
     CLR E;
     delay us(6500); //stretch LOW E pulse width
     //Talk to the right controller only
     CLR CS2;
     SET CS1;
     delay us(6500);
     //Enable the selected controller's read data onto the port
     SET E;
     delay us(6500);
     //Wait for the busy bit to drop
     while (PINA&0x80);
     //Terminate the read
     CLR E;
     delay us(6500); //stretch LOW E pulse width
     //Write the data to the output latches of port A
     LCD DATA PORT = data;
     //Tell the LCD that we are writing to it.
     CLR RW;
     //Talk to both controllers (right controller already active)
     CLR CS1;
```



```
//Strobe the E pin. We are still aimed at the status/instruction register.
     SET E;
     //Go back to port A as an output
     LCD DATA DDR = LCD DATA ALL OUTPUTS;
     delay us(6500); //stretch LOW E pulse width
     CLR E;
     delay us(6500); //stretch LOW E pulse width
}
//-----
// PORTCO LCD CS1 and PORTD6 LCD CS2 must be set to select the desired
// controller
//-----
void write lcd data(unsigned char data)
     //We need to wait until both controller's busy bits are clear.
     //Talk to the status (instruction) register.
     //Tell the LCD we are going to be reading it
     SET RW;
     //Make port A high-impedance
     LCD DATA DDR = LCD DATA ALL INPUTS;
     //Enable the selected controller's read data onto the port
     SET E;
     delay us(6500);
     //Wait for the busy bit to drop
     while (PINA&0x80);
     //Terminate the read
     CLR E;
     delay us(6500); //stretch LOW E pulse width
     //Write the data to the output latches of port A
     LCD DATA PORT = data;
     //Tell the LCD that we are writing to it.
     CLR RW;
     //Aim at the data register.
     SET RS;
     //Strobe the E pin.
     SET E;
     //Go back to port A as an output
     LCD_DATA_DDR = LCD_DATA ALL OUTPUTS; //125nS
     _delay_us(6500);
                    //stretch LOW E pulse width
     //Terminate the write
     CLR E;
     delay us(6500); //stretch LOW E pulse width
}
//----
// Takes about 5.08ms (201.7KB/S) reading busy flag
void UpdateLCD(void)
     register volatile unsigned char *left data;
     register volatile unsigned char *right data;
```

```
register unsigned char page address;
     register unsigned char column address;
     //Initialize our source data pointers.
     left data =& display[0][0];
     right data = & display[0][64];
     for (page address = 0; page address <= 7; page address++)</pre>
           //Set Y address (page, or horizontal stripe of 8 pixels) (controller docs
call this "X")
           write both lcd control registers(0xB8 | page address);
           //Set X address 0 (right to left) (controller docs call this "Y")
           write both lcd control registers (0x40);
           for (column address = 0; column address <= 63; column address++)
                 //Talk to the left controller only
                 SET CS2;
                 CLR CS1;
                 write lcd data(*left data++);
                 //Talk to the right controller only
                 CLR CS2;
                 SET CS1;
                 write lcd data(*right data++);
           //Skip down to the next line
           left data += 64;
           right data += 64;
      }
     // Clear both chip selects
     SET CS2;
     SET CS1;
}
void ResetLCD(void)
{
     LCD CTRL PORT &= ~(1 << LCD RST);
      delay us(6500);
     LCD CTRL PORT \mid = (1 << LCD RST);
}
//----
void InitializeLCD(void)
     /* Take the LCD out of reset (if reset was low)
* /
     LCD CTRL PORT |= (1 << LCD RST);
     /* Never reading status, clear LCD RW low for writes only
* Clear LCD E to low
* /
```

```
CLR RW;
     _delay_us(6500);
    LCD CTRL PORT &= ~(1 << LCD E);
    //Display on
    write both lcd control registers(0x3F);
    //Set Start Line 0
    write both lcd control registers(0xC0);
    //Clear the display memeory
    memset(display, 0x00, sizeof(display));
//-----
```



# APPENDIX C: NEOTEC NT7107C 64 CH COMMON DRIVER SPECIFICATIONS

The complete Neotec NT7107C 64 channel common driver specifications follows.



新德科技股份有限公司

NT7107 LCD Driver

# **NT7107**

Copyright: NEOTEC (C) 2002 http://www.neotec.com.tw

All rights reserved. No part of this publication may be reproduced, stored in a retrieval system, or transmitted in any form or by any means, electric or mechanical, by photocopying, recording, or otherwise, without the prior written consent of NEOTEC



1/19



新德科技股份有限公司

NT7107 LCD Driver

#### INTRODUCTION

The NT7107 is a LCD driver LSI with 64 channel outputs for dot matrix liquid crystal graphic display systems. This device provides 64 shift registers and 64 output drivers. It generates the timing signal to control the NT7108.

The NT7107 is fabricated by low power CMOS high voltage process technology, and is composed of the liquid crystal display system in combination with the NT7108 (64 channel segment driver).

#### **FEATURES**

- Dot matrix LCD common driver with 64 channel output
- 64-bit shift register at internal LCD driver circuit
- Internal timing generator circuit for dynamic display
- Selection of master/slave mode
- Applicable LCD duty: 1/48, 1/64, 1/96, 1/128
- Power supply voltage:+2.7~+5.5V
- LCD driving voltage: 8V~17V (VDD-VEE)
- Interface

| Dr           | Controller   |            |
|--------------|--------------|------------|
| COMMON       | SEGMENT      | Controller |
| Other NT7107 | Other NT7108 | MPU        |

- High voltage CMOS process
- 100QFP or bare chip available



NT7107 LCD Driver

#### **BLOCK DIAGRAM**





NT7107 LCD Driver

#### PIN CONFIGULATION

#### 100 PQFP PACKAGE





NT7107 LCD Driver

#### **100 PQ PACKAGE**







NT7107 LCD Driver

#### **PIN DESCIPTION**

### **Table 1. Pin Description**

| Pin Number<br>QFP | Symbol   | I/O   | Description                                                                                                                                                                                                                                     |  |  |  |
|-------------------|----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 28                | $V_{DD}$ | Power | For internal logic circuit (+2.7~+5.5V)                                                                                                                                                                                                         |  |  |  |
| 40                | $V_{SS}$ |       | GND (=0V)                                                                                                                                                                                                                                       |  |  |  |
| 23,58             | $V_{EE}$ |       | For LCD driver circuit                                                                                                                                                                                                                          |  |  |  |
| 27,54             | V0L,V0R  | Power | Bias supply voltage terminals to drive LCD.                                                                                                                                                                                                     |  |  |  |
| 24,57             | V1L,V1R  |       | Select Level Non-Select Level                                                                                                                                                                                                                   |  |  |  |
| 25,56             | V4L,V4R  |       | V0L (R), V5L (R) V1L (R), V4L (R)                                                                                                                                                                                                               |  |  |  |
| 26,55             | V5L,V5R  |       | The same voltage should connect V0L and V0R (V1L & V1R, V4L & V4R, V5L & V5R).                                                                                                                                                                  |  |  |  |
| 42                | MS       | Input | Section of master/slave mode  · Master mode (MS=1)  DIO1, DIO2, CL2 and M is output state.  · Salve mode (MS=0)  SHL=1 DIO1 is input state (DIO2 is output state)  SHL=0 DIO2 is input state (DIO1 is output state)  CL2 and M are input state. |  |  |  |
| 39                | SHL      | Input | Selection of data shift direction.  SHL Data Shift Direction  H DIO1 C1C64 DIO2  L DIO2 C64C1 DIO1                                                                                                                                              |  |  |  |
| 49                | PCLK2    | Input | Selection of shift clock (CL2) phase.  PCLK2 Data Clock (CL2) Phase  H Data shift at the rising edge of CL2  L Data shift at the falling edge of CL2                                                                                            |  |  |  |
| 30                | FS       | Input | Selection of oscillation frequency.  · Master mode when the frame frequency is 70 Hz, the oscillation frequency should be fosc=430kHz at FS=1(V <sub>DD</sub> ) fosc=215kHz at FS=0(Vss)  · Slave mode Connect to V <sub>DD</sub>               |  |  |  |
| 31                | DS1      | Input | Selection of display duty.                                                                                                                                                                                                                      |  |  |  |
| 32                | DS2      |       | · Master mode                                                                                                                                                                                                                                   |  |  |  |
|                   |          |       | DS1 DS2 Duty                                                                                                                                                                                                                                    |  |  |  |
|                   |          |       | 1/48                                                                                                                                                                                                                                            |  |  |  |
|                   |          |       | H 1/64                                                                                                                                                                                                                                          |  |  |  |
|                   |          |       | 1/96                                                                                                                                                                                                                                            |  |  |  |
|                   |          |       | H 1/128                                                                                                                                                                                                                                         |  |  |  |
|                   |          |       | · Slave mode                                                                                                                                                                                                                                    |  |  |  |
|                   |          |       | Connect to V <sub>DD</sub>                                                                                                                                                                                                                      |  |  |  |
|                   |          |       |                                                                                                                                                                                                                                                 |  |  |  |





新德科技股份有限公司

NT7107 LCD Driver

| Pin Number<br>QFP | Symbol | I/O    |                                                    | D                           | escription       |             |          |          |
|-------------------|--------|--------|----------------------------------------------------|-----------------------------|------------------|-------------|----------|----------|
| 35                | R      |        | RC Oscillator (Built-in capacitor)                 |                             |                  |             |          |          |
| 37                | CR     |        | · Master mode                                      |                             |                  | shown b     | elow.    |          |
|                   |        |        | NT                                                 | 7107                        |                  | NT7         | 107      |          |
|                   |        |        | R                                                  | CR                          | R                |             | CR       |          |
|                   |        |        | $\overset{\text{vv}}{R_{f}}$                       |                             | 0                | pen Ex      | ternal   |          |
|                   |        |        | · Slave mode:                                      | Stop the osc                | illator as sho   | wn belo     | W.       |          |
|                   |        |        | NT7107                                             | .                           |                  |             |          |          |
|                   |        |        | R CR                                               |                             |                  |             |          |          |
|                   |        |        | Open $\overset{\circ}{V}_{DD}$                     |                             |                  |             |          |          |
| 44                | CLK1   | Output | Operating clock                                    |                             |                  |             |          |          |
| 43                | CLK2   |        | Master mode                                        |                             | to CLK1 and      | CLK2        | of the N | NT7108   |
| 10                |        | 0.4.4  | · Slave mode:                                      |                             |                  |             |          |          |
| 46                | FRM    | Output | Synchronous from Master mode                       |                             | to FRM of th     | ο NT71      | na<br>na |          |
|                   |        | A      | · Slave mode:                                      |                             | to i itivi oi ui | CIVITI      | 00       |          |
| 47                | M      | Input/ | Alternating sign                                   |                             | .CD driving.     | 4           |          |          |
|                   |        | Output | · Master mode                                      |                             |                  | to M of     | the NT   | 7108     |
|                   |        |        | · Slave mode:                                      | <mark>in</mark> put state C | Connection to    | the con     | troller  |          |
| 52                | CL2    | Input/ | Data shift clock                                   |                             |                  |             |          |          |
|                   | A      | Output | Master mode                                        |                             |                  |             |          |          |
|                   |        |        | <ul> <li>Slave mode:<br/>the controller</li> </ul> | •                           | onnection to     | shift clo   | ck term  | ninal of |
| 29                | DIO1   | Input/ | Data input/outp                                    |                             | ernal shift reg  | ister.      |          |          |
| 50                | DIO2   | Output | MS                                                 | SHL                         | DIO1             | DIC         | 2        |          |
| •                 |        |        |                                                    | Н                           | Output           | Outp        |          |          |
|                   |        |        |                                                    | L                           | Output           | Outp        |          |          |
|                   |        |        |                                                    | H                           | Input<br>Output  | Outp<br>Inp |          |          |
|                   |        |        |                                                    | <u> </u>                    | Cutput           | Пр          | at       |          |
| 22-1              | C1-C64 | Output | Common signa                                       | output for L                | CD driving.      |             |          |          |
| 100-59            |        |        | Data                                               | M                           | Ou               |             |          |          |
|                   |        |        | L                                                  | L L                         | V                |             |          |          |
|                   |        |        |                                                    | H                           | V2<br>V5         |             |          |          |
|                   |        |        | H                                                  | Н                           | V                |             |          |          |
|                   |        |        |                                                    |                             |                  | -           |          |          |
| 33                | NC     |        |                                                    | No                          | connection       |             |          |          |
| 34,36             |        |        |                                                    |                             |                  |             |          |          |
| 38,41<br>45,48    |        |        |                                                    |                             |                  |             |          |          |
| 51,53             |        |        |                                                    |                             |                  |             |          |          |
| ,                 | I      | 1      | 1                                                  |                             |                  |             |          |          |





NT7107 LCD Driver

#### **MAXIMUM ABSOLUTE LIMIT**

| Characteristic        | Symbol           | Value               | Unit | Note     |
|-----------------------|------------------|---------------------|------|----------|
| Operating voltage     | $V_{DD}$         | -0.3 to +7.0        |      | (1)      |
| Supply voltage        | $V_{EE}$         | VDD-19.0 to VDD+0.3 | V    | (4)      |
| Driver cumply voltage | $V_{B}$          | -0.3 to VDD+0.3     | V    | (1),(2)  |
| Driver supply voltage | $V_{LCD}$        | VEE-0.3 to VDD+0.3  |      | (3),(4)  |
| Operating temperature | T <sub>OPR</sub> | -30 to +85          | °C   | <u>-</u> |
| Storage temperature   | T <sub>STG</sub> | -55 to +125         | C    | _        |

#### NOTES:

- 1. Based on Vss=0V
- 2. Applies to input terminals and I/O terminals at high impedance. (Except V0L(R), V1L(R), V4L(R) and V5L(R))
- 3. Applies to V0L(R), V1L(R), V4L(R) and V5L(R).
- 4. Voltage level: VDD≥V0L=V0R≥V1L=V1R≥V4L=V4R≥V5L=V5R≥VEE.

#### **ELECTRICAL CHARACTERISTICS**

DC CHARACTERISTICS (V<sub>DD</sub>=+5.0V, Vss=0V, |V<sub>DD</sub>-V<sub>EE</sub>|=8~17V, TA=-30~+85°C)

|                                                       |                     | ` -              |                                                            | •             |            |             | ,       |      |
|-------------------------------------------------------|---------------------|------------------|------------------------------------------------------------|---------------|------------|-------------|---------|------|
| Characteristic                                        |                     | <b>Symbol</b>    | Condition                                                  | Min.          | Тур.       | Max.        | Unit    | Note |
| Operating voltage                                     |                     | $V_{DD}$         | -                                                          | 2.7           | - /        | 5.5         |         |      |
| Input Voltage                                         | High                | V <sub>IH</sub>  | -                                                          | $0.7V_{DD}$   | -          | $V_{DD}$    |         | (1)  |
|                                                       | Low                 | $V_{IL}$         | <u> </u>                                                   | $V_{SS}$      | -          | $0.3V_{DD}$ | V       | (1)  |
| Output                                                | Output High         |                  | I <sub>OH</sub> = <mark>-0.4mA</mark>                      | $V_{DD}$ -0.4 | <i>)</i> - | -           |         | (2)  |
| Voltage                                               |                     |                  | I <sub>OL</sub> =0.4mA                                     | <u> </u>      | <u> </u>   | 0.4         |         | (2)  |
| Input leakage current                                 |                     | $I_{LKG}$        | V <sub>IN</sub> =V <sub>DD</sub> -V <sub>SS</sub>          | -1.0          |            | 1.0         | $\mu$ A |      |
| OSC frequency                                         |                     | fosc             | $Rf=47K\Omega\pm2\%$                                       | 315           | 450        | 585         | kHz     | (1)  |
| On resistance<br>(V <sub>DIV</sub> - C <sub>i</sub> ) |                     | Ron              | $V_{DD}$ - $V_{EE}$ =17 $V$<br>Load current = ±150 $\mu$ A | _             | -/         | 1.5         | ΚΩ      | (1)  |
| Operating curr                                        | On a rating aureant |                  | Master mode; 1/128duty                                     | -             | -          | 1.0         | mA      | (3)  |
| Operating current                                     |                     | $I_{DD2}$        | Slave mode; 1/128 duty                                     | -             | -          | 200         | μΑ      | (4)  |
| Supply current I <sub>E</sub>                         |                     | I <sub>EE</sub>  | Master mode; 1/128 duty                                    | -             | 7 -        | 100         | μΛ      | (5)  |
| Operating Free                                        | THENCY              | f <sub>OP1</sub> | Master mode; External clock                                | 50            | -          | 600         | kHz     |      |
| operating ried                                        | quericy             | f <sub>OP2</sub> | Slave mode                                                 | 0.5           | -          | 1500        | KI IZ   |      |

#### NOTES:

- 1. Applies to input terminals FS, DS1, DS2, CR, SHL, MS and PCLK2 and I/O terminals DIO1, DIO2, M and CL2 in the input state.
- 2. Applies to output terminals CLK1, CLK2 and FRM and I/O terminals DIO1, DIO2, M and CL2 in the Output State.
- 3. This value is specified at about the current flowing through Vss. Internal oscillation circuit: Rf = 47kΩ, Each terminal of DS1, DS2, FS, SHL and MS is connected to  $V_{\text{DD}}$  and out is no load.
- 4. This value is specified at about the current flowing through Vss. Each terminal of DS1, DS2, FS, SHL, PCLK2 and CR is connected to  $\mbox{V}_{\mbox{\scriptsize DD}},$  and MS is connected to Vss. CL2, M, DIO1 is external clock.
- 5. This value is specified at the current flowing through  $V_{EE}$ . Don connect to  $V_{LCD}$  (V1-V5).





### AC CHARACTERISTICS ( $V_{DD}=5V\pm10\%$ , TA=-30 ~+85 $^{\circ}$ C) Master Mode (MS=V<sub>DD</sub>, PCLK2=V<sub>DD</sub>)



#### **Master Mode**

| Characteristic             | Symbol                          | Min. | Тур. | Max.       | Unit    |
|----------------------------|---------------------------------|------|------|------------|---------|
| Data setup time            | t <sub>su</sub>                 | 20   | -    | -,4        |         |
| Data hold time             | t <sub>DH</sub>                 | 40   | -    | Æ          |         |
| Data delay time            | t <sub>D</sub>                  | 5    | -    | <b>√</b> - |         |
| FRM delay time             | t <sub>DF</sub>                 | -2   | /    | 2          | $\mu$ s |
| M delay time               | t <sub>DM</sub>                 | -2   | 1    | 2          |         |
| CL2 low level width        | t <sub>WLC</sub>                | 35   |      | -          |         |
| CL2 high level width       | twnc                            | 35   | -    | -          |         |
| CLK1 low level width       | t <sub>WL1</sub>                | 700  | -    | -          |         |
| CLK2 low level width       | t <sub>WL2</sub>                | 700  | -    | -          |         |
| CLK1 high level width      | t <sub>WH1</sub>                | 2100 | -    | -          |         |
| CLK2 high level width      | t <sub>WH2</sub>                | 2100 | -    | -          | ns      |
| CLK1-CLK2 phase difference | t <sub>D12</sub>                | 700  | -    | -          |         |
| CLK2-CLK1 phase difference | t <sub>D21</sub>                | 700  | -    | -          |         |
| CLK1,CLK2 rise/fall time   | t <sub>R</sub> / t <sub>F</sub> | -    | -    | 150        |         |



9/19



#### Slave Mode (MS=V<sub>SS</sub>)



| Characteristic                 | Symbol                          | Min. | Тур.     | Max.                                    | Unit | Note                  |
|--------------------------------|---------------------------------|------|----------|-----------------------------------------|------|-----------------------|
| CL2 low level width            | t <sub>WLC1</sub>               | 450  |          | - /                                     |      | PCLK2=V <sub>SS</sub> |
| CL2 high level width           | t <sub>WHC1</sub>               | 150  |          | -                                       |      | PCLK2=V <sub>SS</sub> |
| CL2 low level width            | t <sub>WLC2</sub>               | 150  |          |                                         |      | PCLK2=V <sub>DD</sub> |
| CL2 high level width           | t <sub>WHC2</sub>               | 450  |          | = ::::::::::::::::::::::::::::::::::::: |      | PCLK2=V <sub>DD</sub> |
| Data setup time                | t <sub>su</sub>                 | 100  |          |                                         | ns   |                       |
| Date hold time                 | t <sub>DH</sub>                 | 100  |          |                                         | 7    |                       |
| Data del <mark>ay tim</mark> e | t <sub>D</sub>                  | -    | <u>-</u> | 200                                     |      | (NOTE)                |
| Output data hold time          | t <sub>H</sub>                  | 10   |          | <u>-</u>                                |      | 4                     |
| CL2 rise/fall time             | t <sub>R</sub> / t <sub>F</sub> | -    | -        | 30                                      |      |                       |

NOTE: Connect load CL = 30pF





NT7107 LCD Driver

**External Clock** 

#### **FUNCTIONAL DESCRIPTION**

#### **RC Oscillator**

The RC Oscillator generates CL2, M, FRM of the NT7107, and CLK1 and CLK1 of the NT7108 by the oscillation resister R and internal capacitor C. When selecting the master/slave mode, the oscillation circuit is as following:

Master Mode: In the master mode, use these terminals as shown below.



Slave Mode: In the slave mode, stop the oscillator as shown below.

Internal Oscillation(Rf=47k $\Omega$ )



#### Timing Generation Circuit

It generates CL2, M, FRM, CLK1 and CLK2 by the frequency from the oscillation circuit. Selection of Master/Slave (M/S) Mode

When MS is H, it generates CL2, M, FRM, CLK1 and CLK2 internally.

When MS is L, it operates by receiving M and CL2 from the master device.

Frequency Selection (FS)

To adjust FRM frequency by 70Hz, the oscillation frequency should be as follows:

| FS | Oscillation Frequency    |
|----|--------------------------|
| H  | f <sub>osc</sub> =430kHz |
| L  | f <sub>osc</sub> =215kHz |

In the slave mode, it is connected to  $V_{DD}$ .

#### **Duty Selection (DS1, DS2)**

It provides various duty selections according to DS1 and DS2.

| DS1 | DS2 | Duty  |
|-----|-----|-------|
| 1   | L   | 1/48  |
| L   | Н   | 1/64  |
| Ц   | L   | 1/96  |
| 11  | Н   | 1/128 |





新德科技股份有限公司

NT7107 LCD Driver

#### **Data Shift & Phase Select Control**

Phase Selection

It is a circuit to shift data on synchronization of rising edge, or falling edge of the CL2 according to PCLK2.

| PCLK2 | Phase Selection                   |
|-------|-----------------------------------|
| H     | Data shift on rising edge of CL2  |
| L     | Data shift on falling edge of CL2 |

Data shift Direction Selection

When MS is connected to VDD, DIO1 and DIO2 terminal is only output.

When MS is connected to Vss, it depends on the SHL.

| MS | SHL | DIO1   | DIO2   | Direction of Data                   |
|----|-----|--------|--------|-------------------------------------|
| Н  | Н   | Output | Output | C1à C64                             |
|    | L   | Output | Output | C64 à C1                            |
| 1  | Н   | Input  | Output | DIO1 à C1 à C64 à DIO2              |
| _  | L   | Output | Input  | DIO2 à C64 <mark>à C1 à DIO1</mark> |



NT7107 LCD Driver

#### **TIMING DIAGRAM**

#### 1/48 DUTY TIMING (MASTER MODE)

Condition: DS1=L, DS2=L, SHL=H (L), PCLK2=H









#### 1/128 DUTY TIMING (MASTER MODE)

Condition: DS1=H, DS2=H, SHL=H(L), PCLK2=H







#### 1/48 DUTY TIMING (SLAVE MODE)

Condition: SHL=H (L), PCLK2=L



#### POWER DRIVER CIRCUIT



#### Relation of Duty & Bias

| Duty  | Bias | RDIV   | When duty factor is 1/48, the value of R1 & R2 |
|-------|------|--------|------------------------------------------------|
| 1/48  | 1/8  | R2=4R1 | should satisfy.                                |
| 1/64  | 1/9  | R2=5R1 | — Should satisfy.<br>— R1/(4R1 + R2)=1/8 ;     |
| 1/96  | 1/11 | R2=7R1 | $-R1=3k\Omega$ , R2=12k $\Omega$               |
| 1/128 | 1/12 | R2=8R1 |                                                |



15/19

NT7107 LCD Driver

#### **APPLICATION CIRCUIT**

1/128 duty Segment driver (NT7108) interface circuit





NT7107 LCD Driver

#### **PAD DIAGRAM**

**Note:** Please connects the substrate to  $V_{DD}$  or floating.





### Neotec Semiconductor Ltd. 新德科技股份有限公司



NT7107 LCD Driver

#### **PAD DIAGRAM**

| Pad No. | Pad name | <b>Χ</b> ( μ m)        | <b>Υ</b> ( μ m)       | Pad No. | Pad name | <b>Χ</b> ( μ m) | <b>Υ</b> ( μ m) |
|---------|----------|------------------------|-----------------------|---------|----------|-----------------|-----------------|
| 1       | C22      | -1312.5                | 2019                  | 47      | V4R      | 1461.3          | -1743.5         |
| 2       | C21      | -1461.4                | 1131.5                | 48      | V1R      | <b>A</b>        | -1618.5         |
| 3       | C20      | <b></b>                | 1006.5                | 49      | VEE      | Τ               | -1493.5         |
| 4       | C19      |                        | 881.5                 | 50      | C64      |                 | -1368.5         |
| 5       | C18      |                        | 756.5                 | 51      | C63      |                 | -1243.5         |
| 6       | C17      |                        | 631.5                 | 52      | C62      |                 | -1118.5         |
| 7       | C16      | 24                     | 506.5                 | 53      | C61      |                 | -993.5          |
| 8       | C15      |                        | 381.5                 | 54      | C60      |                 | -868.5          |
| 9       | C14      |                        | 256.5                 | 55      | C59      |                 | -743.5          |
| 10      | C13      |                        | 131.5                 | 56      | C58      |                 | -618.5          |
| 11      | C12      |                        | 6.5                   | 57      | C57      |                 | -493.5          |
| 12      | C11      |                        | -118.5                | 58      | C56      |                 | -368.5          |
| 13      | C10      |                        | -243.5                | 59      | C55      | 1 /             | -243.5          |
| 14      | C9       |                        | -368.5                | 60      | C54      |                 | -118.5          |
| 15      | C8       | A                      | -493.5                | 61      | C53      | 1.0             | 6.5             |
| 16      | C7       |                        | -618.5                | 62      | C52      | 4               | 131.5           |
| 17      | C6       | 4                      | -743.5                | 63      | C51      |                 | 256.5           |
| 18      | C5       |                        | -868.5                | 64      | C50      | A               | 381.5           |
| 19      | C4       | And the second         | -993.5                | 65      | C49      |                 | 506.5           |
| 20      | C3       |                        | -1118.5               | 66      | C48      | And the same    | 631.5           |
| 21      | C2       |                        | -1243. <mark>5</mark> | 67      | C47      |                 | 756.5           |
| 22      | C1       |                        | -136 <mark>8.5</mark> | 68      | C46      |                 | 881.5           |
| 23      | VEE      |                        | -149 <mark>3.5</mark> | 69      | C45      | L/              | 1006.5          |
| 24      | V1L      |                        | -1618.5               | 70      | C44      |                 | 1131.5          |
| 25      | V4L      |                        | -1743.5               | 71      | C43      | 1312.5          | 2019.9          |
| 26      | V5L      | +                      | -1868.5               | 72      | C42      | 1187.5          | <b>A</b>        |
| 27      | V0L      |                        | -1993.5               | 73      | C41      | 1062.5          |                 |
| 28      | VDD      | -1029.598              | -2019.8               | 74      | C40      | 937.5           |                 |
| 29      | DIO1     | -904.598               | <b></b>               | 75      | C39      | 812.5           | A               |
| 30      | FS       | -773.20 <mark>0</mark> |                       | 76      | C38      | 687.5           |                 |
| 31      | DS1      | -648.1 <mark>98</mark> |                       | 77      | C37      | 562.5           | A               |
| 32      | DS2      | -523 <mark>.198</mark> |                       | 78      | C36      | 437.5           |                 |
| 33      | R        | -398.198               |                       | 79      | C35      | 312.5           |                 |
| 34      | CR       | -273.198               |                       | 80      | C34      | 187.5           |                 |
| 35      | SHL      | -148.198               |                       | 81      | C33      | 62.5            |                 |
| 36      | GND      | -8.198                 |                       | 82      | C32      | -62.5           |                 |
| 37      | MS       | 131.800                |                       | 83      | C31      | -187.5          |                 |
| 38      | CLK2     | 262.600                |                       | 84      | C30      | -312.5          |                 |
| 39      | CLK1     | 392.600                |                       | 85      | C29      | -437.5          |                 |
| 40      | FRM      | 522.800                |                       | 86      | C28      | -562.5          |                 |
| 41      | М        | 655.600                |                       | 87      | C27      | -687.5          |                 |
| 42      | PCLK2    | 785.800                |                       | 88      | C26      | -812.5          |                 |
| 43      | DIO2     | 916.000                | $\downarrow$          | 89      | C25      | -937.5          |                 |
| 44      | CL2      | 1046.000               | ▼                     | 90      | C24      | -1062.5         |                 |
| 45      | V0R      | 1461.300               | -1993.5               | 91      | C23      | -1187.5         |                 |
| 46      | V5R      | 1461.300               | -1868.5               | -       | -        | -               | -               |



18/19



新德科技股份有限公司

NT7107 LCD Driver

#### **VERSION HISTORY**

| Date       | Description                                      |
|------------|--------------------------------------------------|
| 6/5/2002   | Add the notice of substrate connection.          |
| 12/11/2002 | To correct some mistakes at page 6,8,10,11,15    |
| 12/18/2002 | To correct some mistakes at page 4,5,6,8,9,14,15 |
| 03/15/2006 | Add 100LQFP pin configuration                    |





無鉛製程 IR Reflow Profile





# APPENDIX D: NEOTEC N7108C 64 CHANNEL SEGMENT DRIVE SPECIFICATIONS

The complete Neotec ICNT7108C64 channel segment driver specifications follows.



新德科技股份有限公司

NT7108 LCD Driver

### **NT7108**

Copyright: NEOTEC (C) 2002 http://www.neotec.com.tw

All rights reserved. No part of this publication may be reproduced, stored in a retrieval system, or transmitted in any form or by any means, electric or mechanical, by photocopying, recording, or otherwise, without the prior written consent of NEOTEC





新德科技股份有限公司

NT7108 LCD Driver

#### INTRODUCTION

The NT7108 is a LCD driver LSI with 64 channel outputs for dot matrix liquid crystal graphic display systems. This device consists of the display RAM, 64 bits data latch, 64 bit drivers and decoder logic. It has the internal display RAM for storing the display data transferred from a 8 bit micro controller and generates the dot matrix liquid crystal driving signals corresponding to stored data. The NT7108 composed of the liquid crystal display system in combination with the NT7107.

#### **FEATURES**

- · Dot matrix LCD segment driver with 64 channel output
- · Input and output signal
  - -Input: 8bit parallel display data control signal from MPU divided bias voltage (V0R, V0L, V2R, V2L, V3R, V3L, V5R, V5L)
  - -Output: 64 channels for LCD driving.
- · Display data is stored in display data RAM from MPU.
- Interface RAM

-Capacity: 512 bytes (4096 bits)
-RAM bit data: RAM bit data = 1: On

RAM bit data = 0: Off

- · Applicable LCD duty: 1/32-1/64
- LCD driving voltage: 8V-17V(VDD-VEE)
- · Power supply voltage:+2.7~+5.5V
- · Interface

| D            | Driver       |            |  |  |  |  |
|--------------|--------------|------------|--|--|--|--|
| COMMON       | SEGMENT      | Controller |  |  |  |  |
| Other NT7107 | Other NT7108 | MPU        |  |  |  |  |

- · High voltage CMOS process.
- · 100QFP or bare chip available.



#### **BLOCK DIAGRAM**







NT7108 LCD Driver

## PIN CONFIGURATION 100 PQFP PACKAGE







NT7108 LCD Driver

#### **100 PQ PACKAGE**







NT7108 LCD Driver

#### **PIN DESCRIPTION**

#### **Table 1. Pin Description**

| Pin Number<br>QFP            | Symbol                                      | I/O              | Description                                                                                                                                                                                                   |
|------------------------------|---------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3<br>78<br>73,8              | VDD<br>VSS<br>VEE1,2                        | Power            | For internal logic circuit (+2.7~+5.5V) GND (0V) For LCD driver circuit VSS = 0V, VDD = +5V±10%, VDD - VEE = 8V - 17V The same voltage should be connected to VEE1 and VEE2.                                  |
| 74,7<br>76,5<br>77,4<br>75,6 | V0L,V0R,<br>V2L,V2R,<br>V3L,V3R,<br>V5L,V5R | Power            | Bias supply voltage terminals to drive LCD.  Select Level Non-Select Level  V0L (R), V5L (R) V2L (R), V3L (R)  The same voltage should connect V0L and V0R (V2L & V2R, V3L & V3R, V5L & V5R).                 |
| 92<br>91<br>90               | CS1B<br>CS2B<br>CS3                         | Input            | Chip selection In order to interface data for input or output, the terminals have to be CS1B=L, CS2B=L, and CS3=H.                                                                                            |
| 2                            | М                                           | Input            | Alternating signal input for LCD driving.                                                                                                                                                                     |
| 1                            | ADC                                         | Input            | Address control signal to determine the relation between Y address of display RAM and terminals from which the data is output.  ADC=H Y0:S1-Y63:S64  ADC=L Y0:S64-Y63:S1                                      |
| 100                          | FRM                                         | Input            | Synchronous control signal.  Presets the 6-bit Z counter and synchronizes the common signal with the frame signal when the frame signal becomes high.                                                         |
| 99                           | E                                           | Input            | Enable signal. Write mode (R/W=L)à data of DB<0:7> is latched at the falling edge of E Read mode (R/W=H) à DB<0:7> appears the reading data while E is at high level.                                         |
| 98<br>97                     | CLK1<br>CLK2                                | Input            | 2 phase clock signal for internal operation<br>Used to execute operations for input/output of display RAM data<br>and others.                                                                                 |
| 96                           | CL                                          | Input            | Display synchronous signal.  Display data is latched at rising time of the CL signal and increments the Z-address counter at the CL falling time.                                                             |
| 95                           | RS                                          | Input            | Data or Instruction. RS=H à DB<0:7>:Display RAM data RS=L à DB<0:7>:Instruction data                                                                                                                          |
| 94                           | RW                                          | Input            | Read or Write.  R/W=H à Data appears at DB<0:7> and can be read by the  CPU while E=H, CS1B=L, CS2B=L and CS3=H.  R/W=L à Display data DB<0:7> can be written at falling of E  when CS1B=L, CS2B=L and CS3=H. |
| 79-86                        | DB0~<br>DB7                                 | Input/<br>Output | Data bus. Three state I/O common terminal.                                                                                                                                                                    |





NT7108 LCD Driver

| Pin Number<br>QFP | Symbol | I/O    | Description                                                                                                                                                                                        |
|-------------------|--------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 72-9              | S1-S64 | Output | LCD segment driver output.  Display RAM data 1:On  Display RAM data 0:Off (relation of display RAM data & M)  M Data Output Level  L V2  H V0  H U V3  H V5                                        |
| 93                | RSTB   | Input  | Reset signal. When RSTB=L, -ON/OFF register 0 set (display off) -Display start line register 0 set (display line from 0) After releasing reset, this condition can be changed only by instruction. |
| 87<br>88<br>89    | NC     |        | No connection. (Open)                                                                                                                                                                              |



NT7108 LCD Driver

#### **OPERATING PRINCIPLES AND METHODS**

#### I/O BUFFER

Input buffer controls the status between the enable and disable of chip. Unless the CS1B to CS3 is in active mode, Input or output of data and instruction does not execute. Therefore internal state is not change. But RSTB and ADC can operate regardless CS1B-CS3.

#### **INPUT REGISTER**

Input register is provided to interface with MPU, which is different operating frequency. Input register stores the data temporarily before writing it into display RAM. When CS1B to CS3 are in the active mode, R/W and RS select the input register. The data from MPU is written into input register, then into display RAM. Data latched for falling of the E signal and write automatically into the display data RAM by internal operation.

#### **OUTPUT REGISTER**

Output register stores the data temporarily from display data RAM when CS1B, CS2B and CS3 are in active mode and R/W and RS=H, stored data in display data RAM is latched in output register. When CS1B to CS3 is in active mode and R/W=H, RS=L, status data (busy check) can read out. To read the contents of display data RAM, twice access of read instruction is needed. In first access, data in display data RAM is latched into output register. In second access, MPU can read data, which is latched. That is, to read the data in display data RAM, it needs dummy read. But status read is not needed dummy read.

| RS | R/W | Function                                             |
|----|-----|------------------------------------------------------|
| 1  | L   | Instruction                                          |
| _  | Н   | Status read (busy check)                             |
| Н  | L   | Data write (from input register to display data RAM) |
|    | Н   | Data read (from display data RAM to output register) |





NT7108 LCD Driver

#### **RESET**

The system can be initialized by setting RSTB terminal at low level when turning power on, receiving instruction from MPU.

When RSTB becomes low, following procedure is occurred.

- Display off
- Display start line register become set by 0. (Z-address 0)

While RSTB is low, No instruction except status read can be accepted. Therefore, execute other instructions after making sure that DB4=0 (clear RSTB) and DB7=0 (ready) by status read instruction. The Conditions of power supply at initial power up are shown in table 2.

**Table 2. Power Supply Initial Conditions** 

| Item       | Symbol | Min. | Тур. | Max. | Unit    |
|------------|--------|------|------|------|---------|
| Reset time | tRS    | 1.0  | -    | -    | $\mu$ s |
| Rise time  | tR     | -    | -    | 200  | ns      |



#### **Busy Flag**

Busy Flag indicates the NT7108 is operating or no operating. When busy flag is high, NT7108 is in internal operating. When busy flag is low, NT7108 can accept the data or instruction. DB7 indicates busy flag of the NT7108.







#### Display ON / OFF Flip-Flop

The display on/off flip-flop makes on/off the liquid crystal display. When flip-flop is reset (logical low), selective voltage or non-selective voltage appears on segment output terminals. When flip-flop is set (logic high), non-selective voltage appears on segment output terminals regardless of display RAM data. The display on/off flip-flop can changes status by instruction. The display data at all segments disappear while RSTB is low. The status of the flip-flop is output to DB5 by status read instruction. The display on/off flip-flop synchronized by CL signal.

#### X Page Register

X page register designates pages of the internal display data RAM. Count function is not available. An address is set by instruction.

#### Y Address Counter

An Address is set by instruction and is increased by 1 automatically by R/W operations of display data. The Y address counter loops the values of 0 to 63 to count.





新德科技股份有限公司

NT7108 LCD Driver

#### **Display Data RAM**

Display data RAM stores a display data for liquid crystal display. To indicate on state dot matrix of liquid crystal display, write data 1. The other way, off state, writes 0.

Display data RAM address and segment output can be controlled by ADC signal.

- ADC=H à Y-address 0:S1-Y address 63:S64
- · ADC=L à Y-address 0:S64-Y address 63:S1

ADC terminal connects the VDD or Vss.

#### **Display Start Line Register**

The display start line register indicates of display data RAM to display top line of liquid crystal display. Bit data (DB<0.5>) of the display start line set instruction is latched in display start line register. Latched data is transferred to the Z address counter while FRM is high, presetting the Z address counter. It is used for scrolling of the liquid crystal display screen.



11/24



新德科技股份有限公司

NT7108 LCD Driver

#### **DISPLAY CONTROL INSTRUCTION**

The display control instructions control the internal state of the NT7108. Instruction is received from MPU to NT7108 for the display control. The following table shows various instructions.

| Instruction                          | RS | R/W | DB7      | DB6 | DB5        | DB4    | DB3    | DB2            | DB1    | DB0 | Function                                                                                                          |
|--------------------------------------|----|-----|----------|-----|------------|--------|--------|----------------|--------|-----|-------------------------------------------------------------------------------------------------------------------|
| Display<br>on/off                    | L  | L   | L        | L   | Н          | Н      | Н      | Н              | Н      | L/H | Controls the display on or off.<br>Internal status and display<br>RAM data is not affected.<br>L:OFF, H:ON        |
| Set address<br>(Y address)           | L  | L   | L        | Ι   |            | Υa     | ddres  | ss (0-         | 63)    |     | Sets the Y address in the Y address counter.                                                                      |
| Set page<br>(X address)              |    | L   | Н        | L   | Н          | Н      | Ι      | Pa             | ige (0 | -7) | Sets the X address at the X address register.                                                                     |
| Display<br>Start line<br>(Z address) | L  | L   | Н        | Н   | I          | Displa | y star | rt line (0-63) |        |     | Indicates the display data RAM displayed at the top of the screen.                                                |
| Status read                          | L  | Н   | Bus<br>y | L   | On/<br>Off | Reset  | L      | L              | L      | L   | Read status. BUSY L: Ready H: In operation ON/OFF L: Display ON H: Display OFF RESET L: Normal H: Reset           |
| Write<br>display data                | Н  | L   |          |     |            | Write  | data   |                |        |     | Writes data (DB0: 7) into display data RAM. After writing instruction, Y address is increased by 1 automatically. |
| Read<br>display data                 | Н  | Н   |          |     |            | Read   | data   |                |        |     | Reads data (DB0: 7) from display data RAM to the data bus.                                                        |





NT7108 LCD Driver

#### **DISPLAY ON/OFF**

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 0   | 0   | 1   | 1   | 1   | 1   | 1   | D   |

The display data appears when D is 1 and disappears when D is 0. Though the data is not on the screen with D=0, it remains in the display data RAM. Therefore, you can make it appear by changing D=0 into D=1.

#### **SET ADDRESS (Y ADDRESS)**

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 0   | 1   | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 |

Y address (AC0-AC5) of the display data RAM is set in the Y address counter. An address is set by instruction and increased by 1 automatically by read or write operations of display data.

#### **SET PAGE (X ADDRESS)**

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  | 0   | 1   | 0   | 1   | 1   | 1   | AC2 | AC1 | AC0 |

X address (AC0-AC2) of the display data RAM is set in the X address register. Writing or reading to or from MPU is executed in this specified page until the next page is set.

#### **DISPLAY START LINE (Z ADDRESS)**

| RS | 6 | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|---|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 0  |   | 0   | 1   | 1   | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 |

Z address (AC0-AC5) of the display data RAM is set in the display start line register and displayed at the top of the screen. When the display duty cycle is 1/64 or others (1/32-1/64), the data of total line number of LCD screen, from the line specified by display start line instruction, is displayed.





NT7108 LCD Driver

#### STATUS READ

| Ī | RS | R/W | DB7  | DB6 | DB5    | DB4   | DB3 | DB2 | DB1 | DB0 |
|---|----|-----|------|-----|--------|-------|-----|-----|-----|-----|
| ſ | 0  | 1   | BUSY | 0   | ON/OFF | RESET | 0   | 0   | 0   | 0   |

#### • BUSY

When BUSY is 1, the Chip is executing internal operation and no instructions are accepted. When BUSY is 0, the Chip is ready to accept any instructions.

#### · ON/OFF

When ON/OFF is 1, the display is OFF.

When ON/OFF is 0, the display is ON.

#### RESET

When RESET is 1, the system is being initialized.

In this condition, no instructions except status read can be accepted.

When RESET is 0, initializing has finished and the system is in usual operation condition.

#### **WRITE DISPLAY DATA**

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 1  | 0   | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |

Writes data (D0-D7) into the display data RAM. After writing instruction, Y address is increased by 1automatically.

#### **READ DISPLAY DATA**

| RS | R/W | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 |
|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| 1  | 1   | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |

Reads data (D0-D7) from the display data RAM. After reading instruction, Y address is increased by 1 automatically.





新德科技股份有限公司

NT7108 LCD Driver

#### **MAXIMUM ABSOLUTE LIMIT**

| Characteristic        | Symbol | Value                | Unit | Note    |
|-----------------------|--------|----------------------|------|---------|
| Operating voltage     | VDD    | 1 2 2 3 1 1 2        |      | (1)     |
| Supply voltage        | VEE    | VDD-19.0 to VDD +0.3 | \/   | (4)     |
| Driver supply voltage | VB     | -0.3 to VDD +0.3     | V    | (1),(3) |
| Driver supply voltage | VLCD   | VEE-0.3 to VDD +0.3  |      | (2)     |
| Operating temperature | TOPR   | -30 to +85           | °C   |         |
| Storage temperature   | TSTG   | -55 to +125          |      |         |

#### NOTES:

- 1. Based on Vss=0V
- 2. Applies the same supply voltage to VEE1 and VEE2. VLCD=VDD-VEE.
- 3. Applies to M, FRM, CL, RSTB, ADC, CLK1, CLK2, CS1B, CS2B, CS3, E, R/W, RS and DB0-DB7.
- 4. Applies to V0L(R), V2L(R), V3L(R) and V5L(R).

Voltage level:  $VDD \ge V0L = V0R \ge V2L = V2R \ge V3L = V3R \ge V5L = V5R \ge VEE$ .





#### **ELECTRICAL CHARACTERISTICS**

**DC CHARACTERISTICS** (VDD=5.0V, Vss=0V, VDD-VEE=8 to 17V, Ta=-30°C to +85°C)

| Characteristic                 | Symbol | Condition                          | Min.   | Тур. | Max.   | Unit    | Note |
|--------------------------------|--------|------------------------------------|--------|------|--------|---------|------|
| Operating Voltage              | VDD    | -                                  | 2.7    | -    | 5.5    |         |      |
| Input high Voltage             | VIH1   | -                                  | 0.7VDD | -    | VDD    |         | (1)  |
|                                | VIH2   | -                                  | 2.0    | -    | VDD    |         | (2)  |
| Input low Voltage              | VIL1   | ŀ                                  | 0      | -    | 0.3VDD | V       | (1)  |
|                                | VIL2   | -                                  | 0      | -    | 8.0    |         | (2)  |
| Output high voltage            | VOH    | IOH=-200 μ A                       | 2.4    | -    | -      |         | (3)  |
| Output low voltage             | VOL    | IOL=1.6mA                          | -      | -    | 0.4    |         | (3)  |
| Input leakage current          | ILKG   | VIN=VSS-VDD                        | -1.0   | -    | 1.0    |         | (4)  |
| Three-state(off) input current | ITSL   | VIN=VSS-VDD                        | -5.0   | -    | 5.0    |         | (5)  |
| Driver input leakage current   | IDIL   | VIN=VEE-VDD                        | -2.0   | -    | 2.0    | $\mu$ A | (6)  |
| Operating current              | IDD1   | During display                     | -      | -    | 100    |         | (7)  |
|                                | IDD2   | During access Access cycle = 1 MHz | -      | -    | 500    |         | (7)  |
| On resistance                  | RON    | VDD-VEE=15V<br>ILOAD= ±0.1mA       | -      | -    | 7.5    | kΩ      | (8)  |

#### NOTES:

- 1. CL, FRM, M RSTB, CLK1, CLK2
- 2. CS1B, CS2B, CS3, E, R/W, RS, DB0 DB7
- 3. DB0 DB7
- 4. Except DB0 -DB7
- 5. DB0 DB7 at high impedance
- 6. V0L(R), V2L(R), V3L(R), V5L(R)
- 7. 1/64 duty, fCLK=250kHz, frame frequency=70HZ, output: no load
- 8. VDD VEE =15.5V

V0L(R)>V2L(R)=VDD-2/7(VDD-VEE)>V3L(R)=VEE+2/7(VDD-VEE)>V5L(R)



# AC CHARACTERISTICS (VDD=+5V±10%, Vss=0V, Ta=-30℃ to +85℃) Clock Timing

| Characteristic             | Symbol | Min  | Type | Max | Unit |
|----------------------------|--------|------|------|-----|------|
| CLK1, CLK2 cycle time      | tCY    | 2.5  | -    | 20  | μs   |
| CLK1 "low" level width     | tWL1   | 625  | -    | -   |      |
| CLK2 "low" level width     | tWL2   | 625  | -    | -   |      |
| CLK1 "high" level width    | tWH1   | 1875 | -    | -   |      |
| CLK2 "high" level width    | tWH2   | 1875 | -    | -   | ns   |
| CLK1-CLK2 phase difference | tD12   | 625  | -    | -   |      |
| CLK2-CLK1 phase difference | tD21   | 625  | -    | -   |      |
| CLK1, CLK2 rise time       | tR     | -    | -    | 150 |      |
| CLK1, CLK2 fall time       | tF     | -    | -    | 150 |      |



Figure 1. External Clock Waveform



NT7108 LCD Driver

## **Display Control Timing**

| Characteristic        | Symbol | Min | Type | Max | Unit    |
|-----------------------|--------|-----|------|-----|---------|
| FRM delay time        | tDF    | -2  | -    | 2   |         |
| M delay time          | tDM    | -2  | -    | 2   | μs      |
| CL "low" level width  | tWL    | 35  | -    | -   | $\mu$ 3 |
| CL "high" level width | tWH    | 35  | -    | -   |         |



Figure 2. Display Control Waveform





#### **MPU Interface**

| Characteristic         | Symbol | Min  | Type | Max | Unit |
|------------------------|--------|------|------|-----|------|
| E cycle                | tC     | 1000 | -    | -   |      |
| E high level width     | tWH    | 450  | -    | -   | =    |
| E low level width      | tWL    | 450  | -    | -   |      |
| E rise time            | tR     | -    | -    | 25  | 1    |
| E fall time            | tF     | -    | -    | 25  |      |
| Address set-up time    | tASU   | 140  | -    | -   | ns   |
| Address hold time      | tAH    | 10   | -    | -   |      |
| Data set-up time       | tDSU   | 200  | -    | -   |      |
| Data delay time        | tD     | -    | -    | 320 |      |
| Data hold time (write) | tDHW   | 10   | -    | -   | 1    |
| Data hold time (read)  | tDHR   | 20   | -    | -   | 1    |



Figure 3. MPU Write Timing



Figure 4. MPU Read Timing



NT7108 LCD Driver

#### **TIMING DIAGRAM (1/64 DUTY)**





NT7108 LCD Driver

#### **APPLICATION CIRCUIT**

## 1/128 duty COMMON driver (NT7107) interface circuit





NT7108 LCD Driver

#### **PAD DIAGRAM**

**Note:** Please connects the substrate to V<sub>DD</sub> or floating



## Neotec Semiconductor Ltd.



新德科技股份有限公司

NT7108 LCD Driver

#### **PAD DIAGRAM**

| Pad No. | Pad name | Х                   | Y         | Pad No. | Pad name | Х                   | Υ         |
|---------|----------|---------------------|-----------|---------|----------|---------------------|-----------|
| 1       | ADC      | 1125.000            | -1994.198 | 50      | SEG23    | -1187.500           | 1994.200  |
| 2       | M        | 1250.000            | -1994.198 | 51      | SEG22    | -1312.500           | 1994.200  |
| 3       | VDD      | 1375.000            | -1994.198 | 52      | SEG21    | -1408.098           | 1399.700  |
| 4       | V3R      | 1408.100            | -1725.300 | 53      | SEG20    | <b>A</b>            | 1274.700  |
| 5       | V2R      | <b>A</b>            | -1600.300 | 54      | SEG19    | T                   | 1149.700  |
| 6       | V5R      |                     | -1475.300 | 55      | SEG18    |                     | 1024.700  |
| 7       | V0R      |                     | -1350.300 | 56      | SEG17    |                     | 899.700   |
| 8       | VEE      |                     | -1225.300 | 57      | SEG16    |                     | 774.700   |
| 9       | SEG64    |                     | -1100.300 | 58      | SEG15    |                     | 649.700   |
| 10      | SEG63    |                     | -975.300  | 59      | SEG14    |                     | 524.700   |
| 11      | SEG62    |                     | -850.300  | 60      | SEG13    |                     | 399.700   |
| 12      | SEG61    |                     | -725.300  | 61      | SEG12    |                     | 274.700   |
| 13      | SEG60    |                     | -600.300  | 62      | SEG11    |                     | 149.700   |
| 14      | SEG59    |                     | -475.300  | 63      | SEG10    |                     | 27.700    |
| 15      | SEG58    |                     | -350.300  | 64      | SEG9     |                     | -100.300  |
| 16      | SEG57    |                     | -225.300  | 65      | SEG8     |                     | -225.300  |
| 17      | SEG56    |                     | -100.300  | 66      | SEG7     |                     | -350.300  |
| 18      | SEG55    |                     | 24.700    | 67      | SEG6     |                     | -475.300  |
| 19      | SEG54    |                     | 149.700   | 68      | SEG5     |                     | -600.300  |
| 20      | SEG53    |                     | 274.700   | 69      | SEG4     |                     | -725.300  |
| 21      | SEG52    |                     | 399.700   | 70      | SEG3     |                     | -850.300  |
| 22      | SEG51    |                     | 524.700   | 71      | SEG2     |                     | -975.300  |
| 23      | SEG50    |                     | 649.700   | 72      | SEG1     |                     | -1100.300 |
| 24      | SEG49    |                     | 774.700   | 73      | VEE      |                     | -1225.300 |
| 25      | SEG48    |                     | 899.700   | 74      | V0L      |                     | -1350.300 |
| 26      | SEG47    |                     | 1024.700  | 75      | V5L      |                     | -1475.300 |
| 27      | SEG46    |                     | 1124.700  | 76      | V2L      |                     | -1600.300 |
| 28      | SEG45    | ▼                   | 1274.700  | 77      | V3L      |                     | -1725.300 |
| 29      | SEG44    | 1010 =00            | 1399.700  | 78      | GND      | -1375.000           | -1994.198 |
| 30      | SEG43    | 1312.500            | 1994.200  | 79      | DB0      | -1250.000           | <b>A</b>  |
| 31      | SEG42    | 1187.500            | <b>A</b>  | 80      | DB1      | -1125.000           | <b>↑</b>  |
| 32      | SEG41    | 1062.500            |           | 81      | DB2      | -1000.000           |           |
| 33      | SEG40    | 937.500             |           | 82      | DB3      | -875.000            |           |
| 34      | SEG39    | 812.500             |           | 83      | DB4      | -750.000            |           |
| 35      | SEG38    | 687.500             |           | 84      | DB5      | -625.000            |           |
| 36      | SEG37    | 562.500             |           | 85      | DB6      | -500.000            |           |
| 37      | SEG36    | 437.500             |           | 86      | DB7      | -375.000            |           |
| 38      | SEG35    | 312.500             |           | 87      | CS3      | -250.000            |           |
| 39      | SEG34    | 187.500             |           | 88      | CS2B     | -125.000            |           |
| 40      | SEG33    | 62.500              |           | 89      | CS1B     | 0.000               |           |
| 41      | SEG32    | -62.500             |           | 90      | RSTB     | 125.000             |           |
| 42      | SEG31    | -187.500            |           | 91      | R/W      | 250.000             |           |
| 43      | SEG30    | -312.500            |           | 92      | RS       | 375.000             |           |
| 44      | SEG29    | -437.500<br>562.500 |           | 93      | CL       | 500.000             |           |
| 45      | SEG28    | -562.500            |           | 94      | CLK2     | 625.000             |           |
| 46      | SEG27    | -687.500            | <b>↓</b>  | 95      | CLK1     | 750.000             | <b>↓</b>  |
| 47      | SEG26    | -812.500            | ▼         | 96      | E        | 875.000<br>1000.000 | ,         |
| 48      | SEG25    | -937.500            |           | 97      | FRM      | 1000.000            |           |
| 49      | SEG24    | -1062.500           |           |         |          |                     |           |



## Neotec Semiconductor Ltd.



新德科技股份有限公司

NT7108 LCD Driver

## **VERSION HISTORY**

| Date       | Description                                    |
|------------|------------------------------------------------|
| 6/5/2002   | Add the notice of substrate connection.        |
| 12/11/2002 | To correct some mistakes at page 5,6,15,19     |
| 12/18/2002 | To correct some mistakes at page 3,4,7,8,12,16 |
| 03/15/2006 | Add 100LQFP pin configuration                  |



無鉛製程 IR Reflow Profile







| Crystalfontz Model Number | CFA10006 Demonstration Board Kits          |
|---------------------------|--------------------------------------------|
| Hardware Version          | Revision 1.1, August 2008                  |
| Firmware Version          | Revision 1.0, August 2008                  |
| Data Sheet Version        | Revision 1.0, August 2008                  |
| Product Pages             | www.crystalfontz.com/product/CFA10006.html |

## **Crystalfontz America, Incorporated**

12412 East Saltese Avenue Spokane Valley, WA 99216-0357

Phone: 888-206-9720 Fax: 509-892-1203

Email: techinfo@crystalfontz.com
URL: www.crystalfontz.com



## **REVISION HISTORY**

| С          | FA10006 DEMONSTATION BOARD HARDWARE                                         |
|------------|-----------------------------------------------------------------------------|
| 2008/08/02 | Current demonstration board hardware version: v1.1 New demonstration board. |

| CF         | FA10006 DEMONSTRATION BOARD FIRMWARE                     |
|------------|----------------------------------------------------------|
| 2008/08/02 | Current firmware version (series): v1.0 Initial release. |

| CFA1       | 0006 DEMONSTRATION BOARD KITS USER GUIDE         |
|------------|--------------------------------------------------|
| 2008/08/02 | Current Data Sheet version: v1.0 New Data Sheet. |

#### **The Fine Print**

Certain applications using Crystalfontz America, Inc. products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications"). CRYSTALFONTZ AMERICA, INC. PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. Inclusion of Crystalfontz America, Inc. products in such applications is understood to be fully at the risk of the customer. In order to minimize risks associated with customer applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazard. Please contact us if you have any questions concerning potential risk applications.

Crystalfontz America, Inc. assumes no liability for applications assistance, customer product design, software performance, or infringements of patents or services described herein. Nor does Crystalfontz America, Inc. warrant or represent that any license, either express or implied, is granted under any patent right, copyright, or other intellectual property right of Crystalfontz America, Inc. covering or relating to any combination, machine, or process in which our products or services might be or are used.

The information in this publication is deemed accurate but is not guaranteed.

Company and product names mentioned in this publication are trademarks or registered trademarks of their respective owners.

Copyright © 2008 by Crystalfontz America, Inc., 12412 East Saltese Avenue, Spokane Valley, WA 99216-0357 U.S.A.

## **QUICK START**

The CFA10006 demonstration board is shipped with the display of your choice mounted and tested. Simply plug the power supply (included) into an ACoutlet. The CFA10006 will initialize the display, turn on the backlight (if the module has a backlight), and run its demonstration program.

## INTRODUCTION

The CFA10006 Demonstration Board Kits have everything you need to easily demonstrate and experiment with a Crystalfontz LCD module. The CFA10006 Demonstration Board is compatible with Crystalfontz graphic LCD modules that use a Samsung S6B0107 / S6B0108 controller (formerly KS0107 / KS0108). Samsung's S6B0107 64 CH Common Driver for Dot Matrix LCD and S6B0108 64 CH Common Driver for Dot Matrix LCD specifications are included in a zipped folder that can be downloaded here: <a href="https://www.crystalfontz.com/product/CFA10006.html">www.crystalfontz.com/product/CFA10006.html</a>.

The CFA10006 Demonstration Board can be ordered with the following modules:

| CFA10006<br>DEMONSTRATION<br>KIT | MOUNTED WITH<br>THIS<br>LCD MODULE |
|----------------------------------|------------------------------------|
| DMOG12864ATMI                    | CFAG12864ATMIVN                    |
| DMOG12864AYYHV                   | CFAG12864AYYHVN                    |
| DMOG12864ACFHT                   | CFAG12864ACFHTA                    |
| DMOG12864BTFH                    | CFAG12864BTFHV                     |
| DMOG12864BTMI                    | CFAG12864BTMIV                     |
| DMOG12864BWGHN                   | CFAG12864BWGHN                     |
| DMOG12864BWGH                    | CFAG12864BWGHV                     |
| DMOG12864BYYHN                   | CFAG12864BYYHN                     |
| DMOG12864BYYH                    | CFAG12864BYYHV                     |
| DMOG12864CTMI                    | CFAG12864CTMITN                    |
| DMOG12864CYYH                    | CFAG12864CYYHTN                    |
| DMOG12864EWGH                    | CFAG12864EWGHTN                    |
| DMOG12864ISTI                    | CFAG12864ISTITN                    |
| DMOG12864ITMI                    | CFAG12864ITMITN                    |
| DMOG12864IYYH                    | CFAG12864IYYHTN                    |

| CFA10006<br>DEMONSTRATION<br>KIT | MOUNTED WITH<br>THIS<br>LCD MODULE |
|----------------------------------|------------------------------------|
| DMOG12864KSTI                    | CFAG12864KSTITN                    |
| DMOG12864KTMI                    | CFAG12864KTMITN                    |
| DMOG12864KYYH                    | CFAG12864KYYHTN                    |
| DMOG12864MTMI                    | CFAG12864MTMITN                    |
| DMOG12864MYYH                    | CFAG12864MYYHTN                    |
| DMOG19264ASTIT                   | CFAG19264ASTITZ                    |
| DMOG19264ATMIT                   | CFAG19264ATMITZ                    |
| DMOG19264AYYH                    | CFAG19264AYYHTZ                    |
| DMOG19264DTFH                    | CFAG19264DTFHVZ                    |
| DMOG19264DTMI                    | CFAG19264DTMIVZ                    |
| DMOG19264DYYH                    | CFAG19264DYYHVZ                    |

The CFA10006 Demonstration Board Kit may also be used as a reference for your designs that use a Crystalfontz LCD module listed in the table above.

## **DEMONSTRATION BOARD KIT CONTENTS**

| CFA10006 Demonstration Board                                                                                    |
|-----------------------------------------------------------------------------------------------------------------|
| Mounted LCD graphics module of your choice. (Selected at time of ordering. See list of choices in table above.) |
| Power adapter (110 VAC).                                                                                        |

☐ MicroSD memory card, loaded with BASIC demonstration program and bitmap images.

☐ USB reader for the microSD memory card.

In addition to the kit contents, a zipped folder of hardware design and program files is available at <a href="https://www.crystalfontz.com/product/CFA10006.html">www.crystalfontz.com/product/CFA10006.html</a>. (Free download.)

## HOW TO MAKE A CUSTOM DEMONSTRATION

The CFA10006 is programmed with firmware that will read a BASIC program file from the microSD memory card. The BASIC program can read bitmap image files from the microSD memory card and display them on the LCD module. The BASIC program can also read the four buttons, change the backlight settings, and change the contrast settings. By using the USB reader, a text editor, and a graphic conversion utility (which we supply), you can customize the demonstration to include your own bitmap images. The large capacity of the microSD card allows you to create complex demonstrations.

For the most recent version of the graphic conversion utility, sample scripts, and sample images for customizing the

demonstration, download the zipped folder at <a href="https://www.crystalfontz.com/product/CFA10006.html">www.crystalfontz.com/product/CFA10006.html</a>.

Acknowledgement Note: The miniBASIC-AVR is a derivative of <a href="mailto:this">this</a> (see <a href="mailto:www.ericengler.com/Minibasic.aspx">www.ericengler.com/Minibasic.aspx</a>), which is a derivative of <a href="mailto:this">this</a> (see <a href="mailto:www.personal.leeds.ac.uk/~bgy1mm/Minibasic/MiniBasicHome.html">www.ericengler.com/Minibasic.aspx</a>), which is a derivative of <a href="mailto:this">this</a> (see <a href="mailto:www.personal.leeds.ac.uk/~bgy1mm/Minibasic/MiniBasicHome.html</a>). The miniBASIC-AVR also includes the EFSL embedded file systems library (see <a href="http://efsl.be/">http://efsl.be/</a> and the Graphic Library for KS0108- (and compatible) based LCDs by Fabian Maximilian Thiele.

## HARDWARE DESIGN INFORMATION

Here is a block diagram of the CFA10006 Demonstration Board:



The zipped folder at <a href="https://www.crystalfontz.com/product/CFA10006.html">www.crystalfontz.com/product/CFA10006.html</a> includes the complete hardware design of the CFA10006 Demonstration Board.

- Schematic.
- PCB layout.
- BOM (Bill Of Materials) as an XLS spreadsheet.
- "Super simple" LCD initialization code and bitmap display code.

The schematic and PCB layout were created with CadSoft EAGLE. EAGLE is a capable and low-cost electrical CAD system. You can download EAGLE from http://www.cadsoft.de/ (at no cost for evaluation purposes) to view the schematic and layout files.

## CARE AND HANDLING PRECAUTIONS

The kit is sold with a module mounted on it. If you attempt to modify the board to work with other modules, the warranty is void. For optimum operation of the module and demonstration board and to prolong their life, please follow the precautions below.

## **ESD (ELECTRO-STATIC DISCHARGE)**

The circuitry is industry standard CMOS logic and susceptible to ESD damage. Please use industry standard antistatic precautions as you would for any other PCB such as expansion cards or motherboards.

## AVOID SHOCK, IMPACT, TORQUE, AND TENSION

- Do not expose the module to strong mechanical shock, impact, torque, and tension.
- Do not drop, toss, bend, or twist the module.
- Do not place weight or pressure on the module.

#### LCD MODULE GLASS

- The exposed surface of the LCD "glass" is actually a polarizer laminated on top of the glass. To protect the soft plastic polarizer from damage, the module ships with a protective film over the polarizer. Please peel off the protective film slowly. Peeling off the protective film abruptly may generate static electricity.
- The polarizer is made out of soft plastic and is easily scratched or damaged. When handling the module, avoid touching the polarizer. Finger oils are difficult to remove.
- If the LCD panel breaks, be careful not to get the liquid crystal fluid in your mouth or eyes. If the liquid crystal fluid touches your skin, clothes, or work surface, wash it off immediately using soap and plenty of water.
- Be very careful when you clean the polarizer. Do not clean the polarizer with liquids. Do not wipe the polarizer with any type of cloth or swab (for example, Q-tips). Use the removable protective film to remove smudges (for example, fingerprints) and any foreign matter. If you no longer have the protective film, use standard transparent office tape (for example, Scotch $^{
  m I\!R}$  brand "CrystalClear Tape"). If the polarizer is dusty, you may carefully blow it off with clean, dry, oil-free compressed air.

#### **OPERATION**

- Use only the included AC adapter to power the board.
- Observe the operating temperature limitations: from -20°C minimum to +70°C maximum with minimal fluctuations. Operation outside of these limits may shorten the life and/or harm the display.
  - At lower temperatures of this range, response time is delayed.
  - At higher temperatures of this range, display becomes dark. (You may need to adjust the contrast.)
- Operate away from dust, moisture, and direct sunlight.

## STORAGE AND RECYCLING 💢



- Store in an ESD-approved container away from dust, moisture, and direct sunlight.
- Observe the storage temperature limitations: from -30°C minimum to +80°C maximum with minimal fluctuations. Rapid temperature changes can cause moisture to form, resulting in permanent damage.
- Do not allow weight to be placed on the modules while they are in storage.
- Please recycle your outdated Crystalfontz LCD modules at an approved facility.