### STP08DP05



# Low voltage 8-bit constant current LED sink with full outputs error detection

Datasheet - production data



#### **Features**

- Low voltage power supply down to 3 V
- 8 constant current output channels
- Adjustable output current through external resistor
- · Short and open output error detection
- Serial data IN/parallel data OUT
- 3.3 V micro driver-able
- Output current: 5-100 mA
- 30 MHz clock frequency
- Available in high thermal efficiency TSSOP exposed pad
- ESD protection 2.5 kV HBM, 200 V MM

#### **Description**

The STP08DP05 is a monolithic, low voltage, low current power 8-bit shift register designed for LED panel displays. The STP08DP05 contains a 8-bit

serial-in, parallel-out shift register that feeds a 8-bitD-type storage register. In the output stage, eight regulated current sources were designed to provide 5-100 mA constant current to drive the LEDs.

The STP08DP05 is backward compatible in the functionality and footprint with STP8C/L596 and extends its functionality with open and short detection on the outputs. The detection circuit checks 3 different conditions that can occur on the output line: short to GND, short to  $V_{\rm O}$  or open line. The data detection results are loaded in the shift register and shifted out via the serial line output.

The detection functionality is implemented without increasing the pin number, through a secondary function of the output enable and latch pin (DM1 and DM2 respectively), a dedicated logic sequence allows the device to enter or leave from detection mode. Through an external resistor, users can adjust the STP08DP05 output current, controlling in this way the light intensity of LEDs, in addition, user can adjust LED's brightness intensity from 0% to 100% via OE/DM2 pin.

The STP08DP05 guarantees a 20 V output driving capability, allowing users to connect more LEDs in series. The high clock frequency, 30 MHz, also satisfies the system requirement of high volume data transmission. The 3.3 V of voltage supply is well useful for applications that interface any micro from 3.3 V. Compared with a standard TSSOP package, the TSSOP exposed pad increases heat dissipation capability by a 2.5 factor.

**Table 1. Device summary** 

| Order codes   | Package                             | Packaging           |
|---------------|-------------------------------------|---------------------|
| STP08DP05B1R  | DIP-16                              | 25 parts per tube   |
| STP08DP05MTR  | SO-16 (Tape and reel)               | 2500 parts per reel |
| STP08DP05TTR  | TSSOP16 (Tape and reel)             | 2500 parts per reel |
| STP08DP05XTTR | TSSOP16 exposed-pad (Tape and reel) | 2500 parts per reel |

June 2018 DocID13405 Rev 6 1/32

Contents STP08DP05

### **Contents**

| 1    | Sum   | mary description                        |    |
|------|-------|-----------------------------------------|----|
|      | 1.1   | Pin connection and description          |    |
| 2    | Bloc  | k diagram                               | 4  |
| 3    | Maxi  | mum rating                              | 5  |
|      | 3.1   | Absolute maximum ratings                | 5  |
|      | 3.2   | Thermal data                            | 5  |
|      | 3.3   | Recommended operating conditions        | 6  |
| 4    | Elect | trical characteristics                  | 7  |
| 5    | Swite | ching characteristics                   | 8  |
| 6    | Equi  | valent circuit and outputs              | 9  |
| 7    | Truth | n table and timing diagram              | 10 |
|      | 7.1   | Truth table                             | 10 |
|      | 7.2   | Timing diagram                          | 10 |
| 8    | Туріс | cal characteristics                     | 13 |
| 9    | Test  | circuit                                 | 15 |
| 10   | Dete  | ction mode functionality                | 17 |
|      | 10.1  | Phase one: "entering in detection mode" | 17 |
|      | 10.2  | Phase two: "error detection"            | 17 |
|      | 10.3  | Phase three: "resuming to normal mode"  | 19 |
|      | 10.4  | Error detection conditions              |    |
| 11   | Pack  | age mechanical data                     | 21 |
| 12   | Pack  | aging mechanical data                   | 30 |
| 13   | Revi  | sion history                            | 31 |
| 2/32 |       | DocID13405 Rev 6                        |    |

# 1 Summary description

Table 2. Typical current accuracy

| Output voltage | Current a    | Output current |                |
|----------------|--------------|----------------|----------------|
| Output voitage | Between bits | Between ICs    | Output current |
| ≥1.3 V         | ±1.5%        | ±5%            | 20 to 100 mA   |

### 1.1 Pin connection and description

Figure 1. Connections diagram



Note:

The exposed pad should be electrically connected to a metal land electrically isolated or connected to ground.

Table 3. Pin description

| Pin n° | Symbol   | Name and function                         |  |  |  |
|--------|----------|-------------------------------------------|--|--|--|
| 1      | GND      | Ground terminal                           |  |  |  |
| 2      | SDI      | Serial data input terminal                |  |  |  |
| 3      | CLK      | Clock input terminal                      |  |  |  |
| 4      | LE/DM1   | Latch input terminal                      |  |  |  |
| 5-12   | OUT 0-7  | Output terminal                           |  |  |  |
| 13     | OE/DM2   | Output enable input terminal (active low) |  |  |  |
| 14     | SDO      | Serial data out terminal                  |  |  |  |
| 15     | R-EXT    | Constant current programming              |  |  |  |
| 16     | $V_{DD}$ | 5 V supply voltage terminal               |  |  |  |

Block diagram STP08DP05

# 2 Block diagram

Figure 2. Normal mode - block diagram



STP08DP05 Maximum rating

# 3 Maximum rating

Stressing the device above the rating listed in the "absolute maximum ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### 3.1 Absolute maximum ratings

**Table 4. Absolute maximum ratings** 

| Symbol           | Parameter                       | Value       | Unit |
|------------------|---------------------------------|-------------|------|
| $V_{DD}$         | Supply voltage I <sub>GND</sub> | 0 to 7      | V    |
| Vo               | Output voltage                  | -0.5 to 20  | V    |
| Io               | Output current                  | 100         | mA   |
| I <sub>GND</sub> | GND terminal current            | 800         | mA   |
| f <sub>CLK</sub> | Clock frequency                 | 50          | MHz  |
| T <sub>OPR</sub> | Operating temperature range     | -40 to +125 | °C   |
| T <sub>STG</sub> | Storage temperature range       | -55 to +150 | °C   |

#### 3.2 Thermal data

Table 5. Thermal data

| Symbol            | Parameter                           | DIP-16 | SO-16 | TSSOP-16 | TSSOP-16 <sup>(1)</sup> (exposed pad) | Unit |
|-------------------|-------------------------------------|--------|-------|----------|---------------------------------------|------|
| R <sub>thJA</sub> | Thermal resistance junction-ambient | 90     | 125   | 140      | 37.5                                  | °C/W |

<sup>1.</sup> The exposed-pad should be soldered to the PBC to realize the thermal benefits

Maximum rating STP08DP05

# 3.3 Recommended operating conditions

Table 6. Recommended operating conditions

| Symbol                | Parameter            | Test conditions                | Min.               | Тур. | Max.                 | Unit |
|-----------------------|----------------------|--------------------------------|--------------------|------|----------------------|------|
| $V_{DD}$              | Supply voltage       |                                | 3.0                | -    | 5.5                  | V    |
| Vo                    | Output voltage       |                                |                    | -    | 20                   | V    |
| I <sub>O</sub>        | Output current       | OUTn                           | 5                  | -    | 100                  | mA   |
| I <sub>OH</sub>       | Output current       | SERIAL-OUT                     |                    | -    | +1                   | mA   |
| I <sub>OL</sub>       | Output current       | SERIAL-OUT                     |                    | -    | -1                   | mA   |
| V <sub>IH</sub>       | Input voltage        |                                | 0.7V <sub>DD</sub> | -    | V <sub>DD</sub> +0.3 | V    |
| V <sub>IL</sub>       | Input voltage        |                                | -0.3               | -    | 0.3V <sub>DD</sub>   | V    |
| t <sub>wLAT</sub>     | LE/DM1 pulse width   |                                | 20                 | -    |                      | ns   |
| t <sub>wCLK</sub>     | CLK pulse width      |                                | 20                 | -    |                      | ns   |
| t <sub>wEN</sub>      | OE/DM2 pulse width   | V <sub>DD</sub> = 3.0 to 5.0V  | 200                | -    |                      | ns   |
| t <sub>SETUP(D)</sub> | Setup time for DATA  | V <sub>DD</sub> = 3.0 to 3.0 v | 7                  | -    |                      | ns   |
| t <sub>HOLD(D)</sub>  | Hold time for DATA   |                                | 4                  | -    |                      | ns   |
| t <sub>SETUP(L)</sub> | Setup time for LATCH |                                | 15                 | -    |                      | ns   |
| f <sub>CLK</sub>      | Clock frequency      | Cascade operation (1)          |                    | -    | 30                   | MHz  |

<sup>1.</sup> If the device is connected in cascade, it may not be possible achieve the maximum data transfer. Please consider the timings carefully.

### 4 Electrical characteristics

 $V_{DD}$  = 3.3 V to 5 V, T = 25 °C, unless otherwise specified.

Table 7. Electrical characteristics

| Symbol                 | Parameter                      | Test conditions                                        | Min.                                      | Тур.  | Max.                | Unit |
|------------------------|--------------------------------|--------------------------------------------------------|-------------------------------------------|-------|---------------------|------|
| $V_{IH}$               | Input voltage high level       |                                                        | 0.7 V <sub>DD</sub>                       |       | $V_{DD}$            | V    |
| V <sub>IL</sub>        | Input voltage low level        |                                                        | GND                                       |       | 0.3 V <sub>DD</sub> | V    |
| I <sub>OH</sub>        | Output leakage current         | V <sub>OH</sub> = 20 V                                 |                                           | 0.5   | 10                  | μА   |
| V <sub>OL</sub>        | Output voltage<br>(Serial-OUT) | I <sub>OL</sub> = 1 mA                                 |                                           | 0.03  | 0.4                 | V    |
| V <sub>OH</sub>        | Output voltage<br>(Serial-OUT) | I <sub>OH</sub> = -1 mA                                | V <sub>OH</sub> - V <sub>DD</sub> =- 0.4V |       |                     | V    |
| I <sub>OL1</sub>       |                                | $V_{O} = 0.3 \text{ V}, R_{ext} = 3.9 \text{ k}\Omega$ | 4.25                                      | 5     | 5.75                |      |
| I <sub>OL2</sub>       | Output current                 | $V_{O} = 0.3 \text{ V, R}_{ext} = 970 \Omega$          | 19                                        | 20    | 21                  | mA   |
| I <sub>OL3</sub>       |                                | $V_{O} = 1.3 \text{ V}, R_{ext} = 190 \Omega$          | 96                                        | 100   | 104                 |      |
| Δl <sub>OL1</sub>      | Output current error           | $V_O = 0.3 \text{ VR}_{EXT} = 3.9 \text{ k}\Omega$     |                                           | ± 5   | ± 8                 |      |
| Δl <sub>OL2</sub>      | between bit                    | $V_{O} = 0.3 \text{ VR}_{EXT} = 970 \Omega$            |                                           | ± 1.5 | ± 3                 | %    |
| Δl <sub>OL3</sub>      | (All Output ON)                | $V_{O} = 1.3 \text{ VR}_{EXT} = 190 \Omega$            |                                           | ± 1.2 | ± 3                 |      |
| R <sub>SIN(up)</sub>   | Pull-up resistor               |                                                        | 150                                       | 300   | 600                 | kΩ   |
| R <sub>SIN(down)</sub> | Pull-down resistor             |                                                        | 100                                       | 200   | 400                 | kΩ   |
| I <sub>DD(OFF1)</sub>  | Supply current (OFF)           | R <sub>EXT</sub> = 980<br>OUT 0 to 7 = OFF             |                                           | 4     | 5                   |      |
| I <sub>DD(OFF2)</sub>  | - Зарріу сапені (ОГГ)          | R <sub>EXT</sub> = 250<br>OUT 0 to 7 = OFF             |                                           | 11.2  | 13.5                | m ^  |
| I <sub>DD(ON1)</sub>   | Supply ourrent (ON)            | R <sub>EXT</sub> = 980<br>OUT 0 to 7 = ON              |                                           | 4.5   | 5                   | mA   |
| I <sub>DD(ON2)</sub>   | - Supply current (ON)          | R <sub>EXT</sub> = 250<br>OUT 0 to 7 = ON              |                                           | 11.7  | 13.5                |      |
| Thermal                | Thermal protection (1)         |                                                        |                                           | 170   |                     | °C   |

Guaranteed by design (not tested)
 The thermal protection switches OFF only the outputs current



# 5 Switching characteristics

 $V_{DD}$  = 5 V, T = 25 °C, unless otherwise specified.

**Table 8. Switching characteristics** 

| Symbol            | Parameter                                                                                                | Te                                                | est conditions                    | ;                        | Min. | Тур. | Max. | Unit |
|-------------------|----------------------------------------------------------------------------------------------------------|---------------------------------------------------|-----------------------------------|--------------------------|------|------|------|------|
|                   | Propagation delay time,                                                                                  |                                                   |                                   | $V_{DD} = 3.3 \text{ V}$ |      | 36   | 46.8 |      |
| t <sub>PLH1</sub> | $\frac{\text{CLK-OU}}{\text{OE}\backslash\text{DM2}} = \text{L}$                                         |                                                   |                                   | V <sub>DD</sub> = 5 V    |      | 19   | 24.7 | ns   |
|                   | Propagation delay time,                                                                                  |                                                   |                                   | V <sub>DD</sub> = 3.3 V  |      | 38   | 49.4 |      |
| t <sub>PLH2</sub> | LE\DM1 -OUTn,<br>OE\DM2 = L                                                                              |                                                   |                                   | $V_{DD} = 5 V$           |      | 21   | 27.3 | ns   |
|                   | Propagation delay time,                                                                                  |                                                   |                                   | V <sub>DD</sub> = 3.3 V  |      | 42   | 54   |      |
| t <sub>PLH3</sub> | OE\DM2-OUTn,<br>LE\DM1 = H                                                                               |                                                   |                                   | $V_{DD} = 5 V$           |      | 23   | 30   | ns   |
| t                 | Propagation delay time,                                                                                  |                                                   |                                   | V <sub>DD</sub> = 3.3 V  |      | 22   | 28.6 | ns   |
| t <sub>PLH</sub>  | CLK-SDO                                                                                                  |                                                   |                                   | $V_{DD} = 5 V$           |      | 18   | 23.4 | ns   |
|                   | Propagation delay time,                                                                                  | .,                                                |                                   | V <sub>DD</sub> = 3.3 V  |      | 9    | 11.7 |      |
| t <sub>PHL1</sub> | $\frac{\text{CLK-OUTn, LE}\backslash \text{DM1} = \text{H,}}{\text{OE}\backslash \text{DM2} = \text{L}}$ | $V_{DD} = 3.3 \text{ V}$<br>$V_{II} = \text{GND}$ | $V_{IH} = V_{DD}$ $V_{IH} = 10pF$ | V <sub>DD</sub> = 5 V    |      | 5    | 6.5  | ns   |
|                   | Propagation delay time,                                                                                  | I <sub>O</sub> = 20 mA                            | <del>-</del>                      | V <sub>DD</sub> = 3.3 V  |      | 4    | 5.2  |      |
| t <sub>PHL2</sub> | LE\DM1 -OUTn,<br>OE\DM2 = L                                                                              | $R_{EXT} = 1 K\Omega$                             | $R_L = 60 \Omega$                 | V <sub>DD</sub> = 5 V    |      | 3    | 3.9  | ns   |
|                   | Propagation delay time,                                                                                  |                                                   |                                   | V <sub>DD</sub> = 3.3 V  |      | 6    | 7.8  |      |
| t <sub>PHL3</sub> | OE\DM2-OUTn,<br>LE\DM1 = H                                                                               |                                                   |                                   | V <sub>DD</sub> = 5 V    |      | 3    | 3.9  | ns   |
| 4                 | Propagation delay time,                                                                                  |                                                   |                                   | V <sub>DD</sub> = 3.3 V  |      | 25   | 32.5 | no   |
| t <sub>PHL</sub>  | CLK-SDO                                                                                                  |                                                   |                                   | V <sub>DD</sub> = 5 V    |      | 20   | 26   | ns   |
| _                 | Output rise time                                                                                         |                                                   |                                   | V <sub>DD</sub> = 3.3 V  |      | 30   | 39   |      |
| t <sub>ON</sub>   | 10~90% of voltage waveform                                                                               |                                                   |                                   | V <sub>DD</sub> = 5 V    |      | 15   | 19.5 | ns   |
|                   | Output fall time                                                                                         |                                                   |                                   | V <sub>DD</sub> = 3.3 V  |      | 7    | 9.1  |      |
| t <sub>OFF</sub>  | 90~10% of voltage waveform                                                                               |                                                   |                                   | V <sub>DD</sub> = 5 V    |      | 6    | 7.8  | ns   |
| t <sub>r</sub>    | CLK rise time (1)                                                                                        |                                                   |                                   |                          |      |      | 5000 | ns   |
| t <sub>f</sub>    | CLK fall time (1)                                                                                        |                                                   |                                   |                          |      |      | 5000 | ns   |

<sup>1.</sup> In order to achieve high cascade data transfer, please consider tr/tf timings carefully.



# 6 Equivalent circuit and outputs

Figure 3. OE/DM2 terminal



Figure 4. LE/DM1 terminal



Figure 5. CLK, SDI terminal



Figure 6. SDO terminal





# 7 Truth table and timing diagram

#### 7.1 Truth table

Table 9. Truth table

| Clock            | LE/DM1 | OE/DM2 | SDI    | OUT0 OUT0 OUT7    | SDO   |
|------------------|--------|--------|--------|-------------------|-------|
|                  | Н      | L      | Dn     | Dn Dn -5 Dn -7    | Dn -7 |
| <b>_</b>         | L      | L      | Dn + 1 | No change         | Dn -7 |
| _ <del>_</del> _ | Н      | Г      | Dn + 2 | Dn +2 Dn -3 Dn -5 | Dn -5 |
|                  | X      | L      | Dn + 3 | Dn +2 Dn -3 Dn -5 | Dn -5 |
| -                | Х      | Н      | Dn + 3 | OFF               | Dn -5 |

Note: OUT0 to OUT7 = ON when Dn = H; OUT0 to OUT7 = OFF when Dn = L.

# 7.2 Timing diagram

Figure 7. Timing diagram - normal mode





Figure 8. Clock, serial-in, serial-out







Figure 10. Outputs



#### **Typical characteristics** 8

Figure 11. Output current-R<sub>EXT</sub> resistor 8000 7000 6000 5000 Rext (Ohm) 4000 3000 2000 1000 40 60 70 80 100 110 120 130 140 Ouput Current (mA)

 $T_A = 25$  °C, Vdrop = 0.3 V; 1.2 V, Iset = 3 mA; 5 mA; 10 mA; 20 mA; 50 mA; 80 mA, Iset = 3 mA; 5 mA; 10 mA; 20 mA; 50 mA; 80 mA, Iset = 3 mA; 5 mA; 10 mA; 20 mA; 50 mA; 80 mA, Iset = 3 mA; 5 mA; 10 mA; 20 mA; 50 mA; 80 mA, Iset = 3 mA; 5 mA; 10 mA; 20 mA; 50 mA; 80 mA, Iset = 3 mA; 5 mA; 10 mA; 20 mA; 50 mA; 80 mA, Iset = 3 mA; 5 mA; 10 mA; 20 mA; 50 mA; 80 mA, Iset = 3 mA; 5 mA; 10 mA; 20 mA; 50 mA; 80 m

Table 10. Output current-R<sub>EXT</sub> resistor

| Output current (mA) | 3    | 5    | 10   | 20  | 50  | 80  | 130 |
|---------------------|------|------|------|-----|-----|-----|-----|
| Rext (Ω)            | 6740 | 3930 | 1913 | 963 | 386 | 241 | 124 |

Maximum output current capabilities setting was 130 mA applying a Rext = 124  $\Omega$ 



Note:

Table 11.  $I_{SET}$  vs. drop out voltage ( $V_{DROP}$ )

| Vdd<br>(V) | I set<br>(mA) | Rext<br>(Ω) | Vdrop min<br>(mV) | Vdrop max<br>(mV) | Vdrop AVG<br>(mV) |
|------------|---------------|-------------|-------------------|-------------------|-------------------|
|            | 3             | 6470        | 30.6              | 31.2              | 30.93             |
|            | 5             | 3930        | 46.5              | 52.9              | 48.63             |
|            | 10            | 1910        | 80.9              | 100               | 82.26             |
| 3          | 20            | 963         | 150               | 161               | 157               |
|            | 50            | 386         | 392               | 396               | 394.3             |
|            | 80            | 241         | 636               | 646               | 640.3             |
|            | 100           | 192         | 846               | 850               | 848               |
|            | 3             | 6470        | 25.6              | 29                | 26.96             |
|            | 5             | 3930        | 40.8              | 41.7              | 41.16             |
|            | 10            | 1910        | 80.1              | 105               | 89.2              |
| 5          | 20            | 963         | 153               | 154               | 154               |
|            | 50            | 386         | 379               | 386               | 382               |
|            | 80            | 241         | 618               | 626               | 621               |
|            | 100           | 192         | 825               | 830               | 827               |

Figure 13. Power dissipation vs. temperature package



Note: The exposed-pad should be soldered to the PBC to realize the thermal benefits.

14/32 DocID13405 Rev 6

STP08DP05 Test circuit

### 9 Test circuit

Figure 14. DC characteristics



Figure 15. AC characteristics



Test circuit STP08DP05



Figure 16. Timing example for open and/or short detection

### 10 Detection mode functionality

#### 10.1 Phase one: "entering in detection mode"

From the "normal  $\underline{\mathsf{mode}}$ " condition the device can switch to the "error mode" by a logic sequence on the  $\overline{\mathsf{OE}/\mathsf{DM2}}$  and  $\mathsf{LE}/\mathsf{DM1}$  pins as showed in the following table and diagram:

Table 12. Entering in detection truth table

| CLK    | 1° | 2° | 3° | 4° | 5° |
|--------|----|----|----|----|----|
| OE/DM2 | Н  | L  | Н  | Н  | Н  |
| LE/DM1 | L  | L  | L  | Н  | L  |

Figure 17. Entering in detection timing diagram



After these five CLK cycles the device goes into the "error detection mode" and at the 6<sup>th</sup> rise front of CLK the SDI data are ready for the sampling.

#### 10.2 Phase two: "error detection"

The eight data bits must be set "1" in order to set ON all the outputs during the detection. The data are latched by LE/DM1 and after that the outputs are ready for the detection process. When the micro controller switches the OE/DM2 to LOW, the device drives the LEDs in order to analyze if an OPEN or SHORT condition has occurred.



Figure 18. Detection diagram

The LEDs status will be detected at least in 1 microsecond and after this time the microcontroller sets  $\overline{OE\ DM2}$  in HIGH state and the output data detection result will go to the microprocessor via SDO.

Detection mode and normal mode use both the same format data. As soon as all the detection data bits are available on the serial line, the device may go back to normal mode of operation. To re-detect the status the device must go back in normal mode and reentering in error detection mode.



#### 10.3 Phase three: "resuming to normal mode"

The sequence for re-entering in normal mode is showed in the following table and diagram:

Table 13. Resuming to normal mode timing diagram

| CLK    | 1° | 2° | 3° | 4° | 5° |
|--------|----|----|----|----|----|
| OE/DM2 | Н  | L  | Н  | Н  | Н  |
| LE/DM1 | L  | L  | L  | L  | L  |

Figure 19. Resuming to normal mode timing diagram



Note:

For proper device operation the "entering in detection" sequence must be follow by a "resume mode" sequence, isn't possible to insert consecutive equal sequence.

#### 10.4 Error detection conditions

 $V_{DD}$  = 3.3 to 5 V temperature range 25 °C.

**Table 14. Detection condition** 

| SW-1 or SW-3b | Open line or output short to GND detected | ==> I <sub>ODEC</sub> ≤ 0.5 x I <sub>O</sub> | No error<br>detected | ==> I <sub>ODEC</sub> ≥ 0.5 x I <sub>O</sub> |
|---------------|-------------------------------------------|----------------------------------------------|----------------------|----------------------------------------------|
| SW-2 or SW-3a | Short on LED or short to V-LED detected   | ==> V <sub>O</sub> ≥ 2.5V                    | No error<br>detected | ==> V <sub>O</sub> ≤ 2.2 V                   |

Note:

Where:  $I_O$  = the output current programmed by the R<sub>EXT</sub>,  $I_{ODEC}$  = the detected output current in detection mode.

SW-2

SW-3a

SW-3b

SW-1

OUT-0 1 2 3 6 7

STP08DP05



# 11 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark.



Table 15. DIP16 mechanical data

| Dim.   | mm   |       |      |  |
|--------|------|-------|------|--|
| Dilli. | Min. | Тур.  | Max. |  |
| a1     | 0.51 |       |      |  |
| В      | 0.77 |       | 1.65 |  |
| b      |      | 0.5   |      |  |
| b1     |      | 0.25  |      |  |
| D      |      |       | 20   |  |
| Е      |      | 8.5   |      |  |
| е      |      | 2.54  |      |  |
| e3     |      | 17.78 |      |  |
| F      |      |       | 7.1  |  |
| I      |      |       | 5.1  |  |
| L      |      | 3.3   |      |  |
| Z      |      |       | 1.27 |  |

Figure 21. DIP16 drawing



Table 16. HTSSOP16 exposed pad mechanical data

| Dim. | mm   |      |      |  |
|------|------|------|------|--|
|      | Min. | Тур. | Max. |  |
| А    |      |      | 1.20 |  |
| A1   |      |      | 0.15 |  |
| A2   | 0.80 | 1.00 | 1.05 |  |
| b    | 0.19 |      | 0.30 |  |
| С    | 0.09 |      | 0.20 |  |
| D    | 4.90 | 5.00 | 5.10 |  |
| D1   |      | 3.00 |      |  |
| E    | 6.20 | 6.40 | 6.60 |  |
| E1   | 4.30 | 4.40 | 4.50 |  |
| E2   |      | 3.00 |      |  |
| е    |      | 0.65 |      |  |
| L    | 0.45 | 0.60 | 0.75 |  |
| L1   |      | 1.00 |      |  |
| k    | 0.00 |      | 8.00 |  |
| aaa  |      |      | 0.10 |  |





Figure 22. HTSSOP16 exposed pad drawing

577

Table 17. TSSOP16 mechanical data

| Di   | mm   |      |      |  |
|------|------|------|------|--|
| Dim. | Min. | Тур. | Max. |  |
| А    |      |      | 1.20 |  |
| A1   | 0.05 |      | 0.15 |  |
| A2   | 0.80 | 1.00 | 1.05 |  |
| b    | 0.19 |      | 0.30 |  |
| С    | 0.09 |      | 0.20 |  |
| D    | 4.90 | 5.00 | 5.10 |  |
| E    | 6.20 | 6.40 | 6.60 |  |
| E1   | 4.30 | 4.40 | 4.50 |  |
| е    |      | 0.65 |      |  |
| L    | 0.45 | 0.60 | 0.75 |  |
| L1   |      | 1.00 |      |  |
| k    | 0    |      | 8    |  |
| aaa  |      |      | 0.10 |  |





Figure 23. TSSOP16 mechanical drawing

Table 18. SO16 dimensions

| Dim. |      | mm   |       |  |  |  |
|------|------|------|-------|--|--|--|
|      | Min. | Тур. | Max.  |  |  |  |
| Α    |      |      | 1.75  |  |  |  |
| A1   | 0.10 |      | 0.25  |  |  |  |
| A2   | 1.25 |      |       |  |  |  |
| b    | 0.31 |      | 0.51  |  |  |  |
| С    | 0.17 |      | 0.25  |  |  |  |
| D    | 9.80 | 9.90 | 10.00 |  |  |  |
| Е    | 5.80 | 6.00 | 6.20  |  |  |  |
| E1   | 3.80 | 3.90 | 4.00  |  |  |  |
| е    |      | 1.27 |       |  |  |  |
| h    | 0.25 |      | 0.50  |  |  |  |
| L    | 0.40 |      | 1.27  |  |  |  |
| k    | 0    |      | 8°    |  |  |  |
| ccc  |      |      | 0.10  |  |  |  |



С SEATING PLANE 0,25 mm GAGE PLANE С hx45° Ε Α2 Ε1 Α1 0 =  $\pm \infty$ Φ 222 9 = 0016020\_F

Figure 24. Package drawing





Figure 25. Recommended footprint (dimensions are in mm)



# 12 Packaging mechanical data

Table 19. HTSSOP16 EP and TSSOP16 tape and reel mechanical data

| Dim  | (mm) |      |      |  |
|------|------|------|------|--|
| Dim. | Min. | Тур. | Max. |  |
| А    |      |      | 330  |  |
| С    | 12.8 |      | 13.2 |  |
| D    | 20.2 |      |      |  |
| N    | 60   |      |      |  |
| Т    |      |      | 22.4 |  |
| Ao   | 6.7  |      | 6.9  |  |
| Во   | 5.3  |      | 5.5  |  |
| Ко   | 1.6  |      | 1.8  |  |
| Po   | 3.9  |      | 4.1  |  |
| Р    | 7.9  |      | 8.1  |  |

Figure 26. Tape and reel for HTSSOP16 EP and TSSOP16



5/

STP08DP05 Revision history

# 13 Revision history

Table 20. Document revision history

| Date        | Revision | Changes                                                                                                                                            |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 3-Apr-2007  | 1        | First release                                                                                                                                      |
| 21-May-2007 | 2        | Updated Table 7 on page 8                                                                                                                          |
| 08-Aug-2008 | 3        | Updated Section 8: Typical characteristics on page 14 added Figure 13 and Figure 11 on page 15 updated Figure 14 on page 16.                       |
| 22-Oct-2009 | 4        | Updated Note: on page 3.                                                                                                                           |
| 29-Jul-2013 | 5        | Updated Section 11: Package mechanical data, Figure 4: OE/DM2 terminal and Figure 5: LE/DM1 terminal. Added Section 12: Packaging mechanical data. |
| 28-Jun-2018 | 6        | Updated Table 16: HTSSOP16 exposed pad mechanical data and Figure 22: HTSSOP16 exposed pad drawing.                                                |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2018 STMicroelectronics - All rights reserved

DocID13405 Rev 6