# More Complex Combinational Circuit Design using VHDL Programming

Presented by
Dr. Sudipta Basu Pal
CST & CSIT, UEM, Kolkata

# Write a VHDL program to implement 2x4 Decoder using Case statement.

 Title: Implementing 2x4 Decoder using Case statement.

# Circuit Diagram:



# **Truth Table**

| $A_1$ | $A_0$ | $\mathbf{D}_3$ | $D_2$ | $\mathbf{D}_1$ | $D_0$ |
|-------|-------|----------------|-------|----------------|-------|
| 0     | 0     | 0.             | 0     | 0              | 1     |
| 0     | 1     | 0              | 0     | 1              | 0     |
| 1     | 0     | 0              | 1     | 0              | 0     |
| 1     | 1     | 1              | 0     | 0              | 0     |

#### Equations

$$D_0 = \overline{A_1} \cdot \overline{A_0}$$

$$D_1 = \overline{A_1} \cdot A_0$$

$$D_2 = A_1 \cdot \overline{A_0}$$

$$D_3 = A_1 \cdot A_0$$

#### VHDL-CODE

```
library IEEE;
    use IEEE.std logic 1164.all;
    use IEEE.std logic arith.all;
    use IEEE.std logic unsigned.all;
entity decod2to4 case is
port (
     sel : in std logic vector(1 downto 0);
     output : out std logic vector(3 downto 0));
end entity decod2to4 case ;
```

#### CODE-CONTINUED

```
architecture arc of decod2to4 case is
begin
     process (sel) is
         begin
             case sel is
                 when "00" => output <= "0001";
                 when "01" => output <= "0010";
                 when "10" => output <= "0100";
                 when others => output <= "1000";
         end case;
     end process;
end architecture arc;
```

## **OUTPUT-WAVEFORM**



# Write a VHDL program to implement Priority Encoder using If-Else statement.

 Title: Implementing a Priority Encoder using If-Else statement.

• Expression :  $O_0 = I_1 + I_3$  ;  $O_1 = I_2 + I_3$ 

# Circuit Diagram:



# Truth Table:

| INPUTS |    |    |    | OUTPUTS |    |
|--------|----|----|----|---------|----|
| Y3     | Y2 | Y1 | YO | A1      | AO |
| 0      | 0  | 0  | 1  | 0       | 0  |
| 0      | 0  | 1  | 0  | 0       | 1  |
| 0      | 1  | 0  | 0  | 1       | 0  |
| 1      | 0  | 0  | 0  | 1       | 1  |

#### VHDL-CODE

```
library IEEE;
    use IEEE.std logic 1164.all;
    use IEEE.std logic arith.all;
    use IEEE.std logic unsigned.all;
entity encod4to2 if is
port (
     input: in std logic vector(3 downto 0);
     output : out std logic vector(1 downto 0));
end entity encod4to2 if ;
architecture arc of encod4to2 if is
begin
     process (input) is
         begin
             if input = "0001" then output <= "00";
             elsif input = "0010" then output <= "01";
             elsif input = "0100" then output <= "10";
             elsif input = "1000" then output <= "11";
             else output <= "XX";
         end if;
     end process;
end architecture arc;
```

# **OUTPUT-WAVEFORM**



# **Sequential Circuits**

- FLIP FLOP
- REGISTER
- COUNTER

# Design a SR flip-flop using VHDL

# Circuit-Diagram



### **Truth table**

| CLK | S | R | Q    | Q'    |
|-----|---|---|------|-------|
| 0   | X | X | Qprv | Q'prv |
| 1   | 0 | 0 | Qprv | Q'prv |
| 1   | 0 | 1 | 0    | 1     |
| 1   | 1 | 0 | 1    | 0     |
| 1   | 1 | 1 |      |       |

#### VHDL CODE

library IEEE; • use IEEE.STD\_LOGIC\_1164.ALL; use IEEE.STD\_LOGIC\_ARITH.ALL; use IEEE.STD LOGIC UNSIGNED.ALL; entity SR\_FLIPFLOP\_SOURCE is Port (S,R,RST,CLK: in STD LOGIC; Q,Qb: out STD LOGIC); end SR FLIPFLOP SOURCE; architecture Behavioral of SR\_FLIPFLOP\_SOURCE is begin process (S,R,RST,CLK) Begin if (RST = '1') then Q <= '0'; elsif (RISING\_EDGE(CLK))then if (S /= R) then Q <= S;  $Qb \leq R;$ elsif (S = '1' AND R = '1') then Q <= 'Z'; Qb <= 'Z'; end if; end if; end process;

end Behavioral;

#### Waveform

