# The *i*SLIP Scheduling Algorithm for Input-Queued Switches

Nick McKeown, Senior Member, IEEE

Abstract—An increasing number of high performance internetworking protocol routers, LAN and asynchronous transfer mode (ATM) switches use a switched backplane based on a crossbar switch. Most often, these systems use input queues to hold packets waiting to traverse the switching fabric. It is well known that if simple first in first out (FIFO) input queues are used to hold packets then, even under benign conditions, head-of-line (HOL) blocking limits the achievable bandwidth to approximately 58.6% of the maximum. HOL blocking can be overcome by the use of virtual output queueing, which is described in this paper. A scheduling algorithm is used to configure the crossbar switch, deciding the order in which packets will be served. Recent results have shown that with a suitable scheduling algorithm, 100% throughput can be achieved. In this paper, we present a scheduling algorithm called iSLIP. An iterative, round-robin algorithm, iSLIP can achieve 100% throughput for uniform traffic, yet is simple to implement in hardware. Iterative and noniterative versions of the algorithms are presented, along with modified versions for prioritized traffic. Simulation results are presented to indicate the performance of iSLIP under benign and bursty traffic conditions. Prototype and commercial implementations of iSLIP exist in systems with aggregate bandwidths ranging from 50 to 500 Gb/s. When the traffic is nonuniform, iSLIP quickly adapts to a fair scheduling policy that is guaranteed never to starve an input queue. Finally, we describe the implementation complexity of iSLIP. Based on a two-dimensional (2-D) array of priority encoders, single-chip schedulers have been built supporting up to 32 ports, and making approximately 100 million scheduling decisions per second.

*Index Terms*— ATM switch, crossbar switch, input-queueing, IP router, scheduling.

# I. INTRODUCTION

N AN ATTEMPT to take advantage of the cell-switching capacity of the asynchronous transfer mode (ATM), there has recently been a merging of ATM switches and Internet Protocol (IP) routers [29], [32]. This idea is already being carried one step further, with cell switches forming the core, or backplane, of high-performance IP routers [26], [31], [6], [4]. Each of these high-speed switches and routers is built around a crossbar switch that is configured using a centralized scheduler, and each uses a fixed-size cell as a transfer unit. Variable-length packets are segmented as they arrive, transferred across the central switching fabric, and then reassembled again into packets before they depart. A crossbar switch is used because it is simple to implement and

Manuscript received November 19, 1996; revised February 9, 1998; approved by IEEE/ACM TRANSACTIONS ON NETWORKING Editor H. J. Chao. The author is with the Department of Electrical Engineering, Stanford University, Stanford, CA 94305-9030 USA (e-mail: nickm@stanford.edu).

Publisher Item Identifier S 1063-6692(99)03593-1.

is nonblocking; it allows multiple cells to be transferred across the fabric simultaneously, alleviating the congestion found on a conventional shared backplane. In this paper, we describe an algorithm that is designed to configure a crossbar switch using a single-chip centralized scheduler. The algorithm presented here attempts to achieve high throughput for best-effort unicast traffic, and is designed to be simple to implement in hardware. Our work was motivated by the design of two such systems: the Cisco 12 000 GSR, a 50-Gb/s IP router, and the *Tiny Tera*: a 0.5-Tb/s MPLS switch [7].

Before using a crossbar switch as a switching fabric, it is important to consider some of the potential drawbacks; we consider three here. First, the implementation complexity of an N-port crossbar switch increases with  $N^2$ , making crossbars impractical for systems with a very large number of ports. Fortunately, the majority of high-performance switches and routers today have only a relatively small number of ports (usually between 8 and 32). This is because the highest performance devices are used at aggregation points where port density is low. Our work is, therefore, focussed on systems with low port density. A second potential drawback of crossbar switches is that they make it difficult to provide guaranteed qualities of service. This is because cells arriving to the switch must contend for access to the fabric with cells at both the input and the output. The time at which they leave the input queues and enter the crossbar switching fabric is dependent on other traffic in the system, making it difficult to control when a cell will depart. There are two common ways to mitigate this problem. One is to schedule the transfer of cells from inputs to outputs in a similar manner to that used in a timeslot interchanger, providing peak bandwidth allocation for reserved flows. This method has been implemented in at least two commercial switches and routers.2 The second approach is to employ "speedup," in which the core of the switch runs faster than the connected lines. Simulation and analytical results indicate that with a small speedup, a switch will deliver cells quickly to their outgoing port, apparently independent of contending traffic [27], [37]–[41]. While these techniques are of growing importance, we restrict our focus in this paper to the efficient and fast scheduling of best-effort traffic.

<sup>&</sup>lt;sup>1</sup>Some people believe that this situation will change in the future, and that switches and routers with large aggregate bandwidths will support hundreds or even thousands of ports. If these systems become real, then crossbar switches—and the techniques that follow in this paper—may not be suitable. However, the techniques described here will be suitable for a few years hence.

<sup>&</sup>lt;sup>2</sup>A peak-rate allocation method was supported by the DEC AN2 Gigaswitch/ATM [2] and the Cisco Systems LS2020 ATM Switch.



Fig. 1. An input-queued switch with VOQ. Note that head of line blocking is eliminated by using a separate queue for each output at each input.

A third potential drawback of crossbar switches is that they (usually) employ input queues. When a cell arrives, it is placed in an input queue where it waits its turn to be transferred across the crossbar fabric. There is a popular perception that inputqueued switches suffer from inherently low performance due to head-of-line (HOL) blocking. HOL blocking arises when the input buffer is arranged as a single first in first out (FIFO) queue: a cell destined to an output that is free may be held up in line behind a cell that is waiting for an output that is busy. Even with benign traffic, it is well known that HOL can limit thoughput to just  $2-\sqrt{2}\approx 58.6\%$  [16]. Many techniques have been suggested for reducing HOL blocking, for example by considering the first K cells in the FIFO queue, where K > 1 [8], [13], [17]. Although these schemes can improve throughput, they are sensitive to traffic arrival patterns and may perform no better than regular FIFO queueing when the traffic is bursty. But HOL blocking can be eliminated by using a simple buffering strategy at each input port. Rather than maintain a single FIFO queue for all cells, each input maintains a separate queue for each output as shown in Fig. 1. This scheme is called virtual output queueing (VOQ) and was first introduced by Tamir et al. in [34]. HOL blocking is eliminated because cells only queue behind cells that are destined to the same output; no cell can be held up by a cell ahead of it that is destined to a different output. When VOQ's are used, it has been shown possible to increase the throughput of an input-queued switch from 58.6% to 100% for both uniform and nonuniform traffic [25], [28]. Crossbar switches that use VOQ's have been employed in a number of studies [1], [14], [19], [23], [34], research prototypes [26], [31], [33], and commercial products [2], [6]. For the rest of this paper, we will be considering crossbar switches that use VOQ's.

When we use a crossbar switch, we require a scheduling algorithm that configures the fabric during each cell time and decides which inputs will be connected to which outputs; this determines which of the  $N^2$  VOQ's are served in each cell time. At the beginning of each cell time, a scheduler examines the contents of the  $N^2$  input queues and determines a conflict-free match M between inputs and outputs. This is equivalent to finding a bipartite matching on a graph with N vertices [2], [25], [35]. For example, the algorithms described in [25] and [28] that achieve 100% throughput, use maximum weight

bipartite matching algorithms [35], which have a running-time complexity of  $O(N^3 \log N)$ .

# A. Maximum Size Matching

Most scheduling algorithms described previously are heuristic algorithms that approximate a maximum  $size^3$  matching [1], [2], [5], [8], [18], [30], [36]. These algorithms attempt to maximize the number of connections made in each cell time, and hence, maximize the instantaneous allocation of bandwidth. The maximum size matching for a bipartite graph can be found by solving an equivalent network flow problem [35]; we call the algorithm that does this maxsize. There exist many maximum-size bipartite matching algorithms, and the most efficient currently known converges in  $O(n^{5/2})$  time [12].<sup>4</sup> The problem with this algorithm is that although it is guaranteed to find a maximum match, for our application it is too complex to implement in hardware and takes too long to complete.

One question worth asking is "Does the *maxsize* algorithm maximize the throughput of an input-queued switch?" The answer is no; *maxsize* can cause some queues to be starved of service indefinitely. Furthermore, when the traffic is nonuniform, *maxsize* cannot sustain very high throughput [25]. This is because it does not consider the backlog of cells in the VOQ's, or the time that cells have been waiting in line to be served.

For practical high-performance systems, we desire algorithms with the following properties.

- *High Throughput:* An algorithm that keeps the backlog low in the VOQ's; ideally, the algorithm will sustain an offered load up to 100% on each input and output.
- Starvation Free: The algorithm should not allow a nonempty VOQ to remain unserved indefinitely.
- Fast: To achieve the highest bandwidth switch, it is important that the scheduling algorithm does not become the performance bottleneck; the algorithm should therefore find a match as quickly as possible.
- Simple to Implement: If the algorithm is to be fast in practice, it must be implemented in special-purpose hardware, preferably within a single chip.

The *i*SLIP algorithm presented in this paper is designed to meet these goals, and is currently implemented in a 16-port commercial IP router with an aggregate bandwidth of 50 Gb/s [6], and a 32-port prototype switch with an aggregate bandwidth of 0.5 Tb/s [26]. *i*SLIP is based on the parallel iterative matching algorithm (PIM) [2], and so to understand its operation, we start by describing PIM. Then, in Section II, we describe *i*SLIP and its performance. We then consider some small modifications to *i*SLIP for various applications, and finally consider its implementation complexity.

# B. Parallel Iterative Matching

PIM was developed by DEC Systems Research Center for the 16-port, 16 Gb/s AN2 switch [2].<sup>5</sup> Because it forms the

 $<sup>^3</sup>$ In some literature, the maximum *size* matching is called the maximum *cardinality* matching or just the maximum bipartite matching.

<sup>&</sup>lt;sup>4</sup>This algorithm is equivalent to Dinic's algorithm [9].

<sup>&</sup>lt;sup>5</sup>This switch was commercialized as the Gigaswitch/ATM.



Fig. 2. An example of the three steps that make up one iteration of the PIM scheduling algorithm [2]. In this example, the first iteration does not match input 4 to output 4, even though it does not conflict with other connections. This connection would be made in the second iteration. (a) Step 1: Request. Each input makes a request to each output for which it has a cell. This is shown here as a graph with all weights  $w_{ij}=1$ . (b) Step 2: Grant. Each output selects an input uniformly among those that requested it. In this example, inputs 1 and 3 both requested output 2. Output 2 chose to grant to input 3. (c) Step 3: Accept. Each input selects an output uniformly among those that granted to it. In this example, outputs 2 and 4 both granted to input 3. Input 3 chose to accept output 2.

basis of the *i*SLIP algorithm described later, we will describe the scheme in detail and consider some of its performance characteristics.

PIM uses *randomness* to avoid starvation and reduce the number of iterations needed to converge on a maximal-sized match. A maximal-sized match (a type of on-line match) is one that adds connections incrementally, without removing connections made earlier in the matching process. In general, a maximal match is smaller than a maximum-sized match, but is much simpler to implement. PIM attempts to quickly converge on a conflict-free maximal match in multiple iterations, where each iteration consists of three steps. All inputs and outputs are initially unmatched and only those inputs and outputs not matched at the end of one iteration are eligible for matching in the next. The three steps of each iteration operate in parallel on each output and input and are shown in Fig. 2. The steps are:

Step 1: Request. Each unmatched input sends a request to every output for which it has a queued cell.

Step 2: Grant. If an unmatched output receives any requests, it grants to one by randomly selecting a request uniformly over all requests.

Step 3: Accept. If an input receives a grant, it accepts one by selecting an output randomly among those that granted to this output.

By considering only unmatched inputs and outputs, each iteration only considers connections not made by earlier iterations.

Note that the independent output arbiters randomly select a request among contending requests. This has three effects: first, the authors in [2] show that each iteration will match or eliminate, on average, at least 3/4 of the remaining possible connections, and thus, the algorithm will converge to a maximal match, on average, in  $O(\log N)$  iterations. Second, it ensures that all requests will eventually be granted, ensuring



Fig. 3. Example of unfairness for PIM under heavy oversubscribed load with more than one iterations. Because of the random and independent selection by the arbiters, output 1 will grant to each input with probability 1/2, yet input 1 will only accept output 1 a quarter of the time. This leads to different rates at each output.

that no input queue is starved of service. Third, it means that no memory or state is used to keep track of how recently a connection was made in the past. At the beginning of each cell time, the match begins over, independently of the matches that were made in previous cell times. Not only does this simplify our understanding of the algorithm, but it also makes analysis of the performance straightforward; there is no time-varying state to consider, except for the occupancy of the input queues.

Using randomness comes with its problems, however. First, it is difficult and expensive to implement at high speed; each arbiter must make a random selection among the members of a time-varying set. Second, when the switch is oversubscribed, PIM can lead to unfairness between connections. An extreme example of unfairness for a  $2 \times 2$  switch when the inputs are oversubscribed is shown in Fig. 3. We will see examples later for which PIM and some other algorithms are unfair when no input or output is oversubscribed. Finally, PIM does not perform well for a single iteration; it limits the throughput to approximately 63%, only slightly higher than for a FIFO switch. This is because the probability that an input will remain ungranted is  $(N-1/N)^N$ , hence as N increases, the throughput tends to  $1 - (1/e) \approx 63\%$ . Although the algorithm will often converge to a good match after several iterations, the time to converge may affect the rate at which the switch can operate. We would prefer an algorithm that performs well with just a single iteration.

# II. THE iSLIP ALGORITHM WITH A SINGLE ITERATION

In this section we describe and evaluate the iSLIP algorithm. This section concentrates on the behavior of iSLIP with just a single iteration per cell time. Later, we will consider iSLIP with multiple iterations.

The *i*SLIP algorithm uses rotating priority ("round-robin") arbitration to schedule each active input and output in turn. The main characteristic of *i*SLIP is its simplicity; it is readily implemented in hardware and can operate at high speed. We find that the performance of *i*SLIP for uniform traffic is high; for uniform independent identically distributed (i.i.d.) Bernoulli arrivals, *i*SLIP with a single iteration can achieve 100% throughput. This is the result of a phenomenon that we encounter repeatedly; the arbiters in *i*SLIP have a tendency to *desynchronize* with respect to one another.

#### A. Basic Round-Robin Matching Algorithm

iSLIP is a variation of simple basic round-robin matching algorithm (RRM). RRM is perhaps the simplest and most



Fig. 4. Example of the three steps of the RRM matching algorithm. (a) Step 1: *Request*. Each input makes a request to each output for which it has a cell. Step 2: *Grant*. Each output selects the next requesting input at or after the pointer in the round-robin schedule. Arbiters are shown here for outputs 2 and 4. Inputs 1 and 3 both requested output 2. Since  $g_2 = 1$ , output 2 grants to input 1.  $g_2$  and  $g_4$  are updated to favor the input after the one that is granted. (b) Step 3: Accept. Each input selects at most one output. The arbiter for input 1 is shown. Since  $a_1 = 1$ , input 1 accepts output 1.  $a_1$  is updated to point to output 2. (c) When the arbitration is completed, a matching of size two has been found. Note that this is less than the maximum sized matching of three.

obvious form of iterative round-robin scheduling algorithms, comprising a 2-D array of round-robin arbiters; cells are scheduled by round-robin arbiters at each output, and at each input. As we shall see, RRM does not perform well, but it helps us to understand how iSLIP performs, so we start here with a description of RRM. RRM potentially overcomes two problems in PIM: complexity and unfairness. Implemented as priority encoders, the round-robin arbiters are much simpler and can perform faster than random arbiters. The rotating priority aids the algorithm in assigning bandwidth equally and more fairly among requesting connections. The RRM algorithm, like PIM, consists of three steps. As shown in Fig. 4, for an  $N \times N$  switch, each round-robin schedule contains N ordered elements. The three steps of arbitration are:

Step 1: Request. Each input sends a request to every output for which it has a queued cell.

Step 2: Grant. If an output receives any requests, it chooses the one that appears next in a fixed, roundrobin schedule starting from the highest priority element. The output notifies each input whether or not its request was granted. The pointer  $g_i$  to the highest priority element of the round-robin schedule is incremented (modulo N) to one location beyond the granted input.

Step 3: Accept. If an input receives a grant, it accepts the one that appears next in a fixed, round-robin schedule starting from the highest priority element. The pointer  $a_i$  to the highest priority element of the round-robin schedule is incremented (modulo N) to one location beyond the accepted output.

# B. Performance of RRM for Bernoulli Arrivals

As an introduction to the performance of the RRM algorithm, Fig. 5 shows the average delay as a function of offered load for uniform independent and identically distributed (i.i.d.)



Fig. 5. Performance of RRM and iSLIP compared with PIM for i.i.d. Bernoulli arrivals with destinations uniformly distributed over all outputs. Results obtained using simulation for a  $16 \times 16$  switch. The graph shows the average delay per cell, measured in cell times, between arriving at the input buffers and departing from the switch.



Fig. 6.  $2 \times 2$  switch with RRM algorithm under heavy load. In the example of Fig. 7, synchronization of output arbiters leads to a throughout of just 50%.

Bernoulli arrivals. For an offered load of just 63% RRM becomes unstable.<sup>6</sup>

The reason for the poor performance of RRM lies in the rules for updating the pointers at the output arbiters. We illustrate this with an example, shown in Fig. 6. Both inputs 1 and 2 are under heavy load and receive a new cell for both outputs during every cell time. But because the output schedulers move in lock-step, only one input is served during each cell time. The sequence of requests, grants, and accepts for four consecutive cell times are shown in Fig. 7. Note that the grant pointers change in lock-step: in cell time 1, both point to input 1, and during cell time 2, both point to input 2, etc. This synchronization phenomenon leads to a maximum throughput of just 50% for this traffic pattern.

Synchronization of the grant pointers also limits performance with random arrival patterns. Fig. 8 shows the number of synchronized output arbiters as a function of offered load. The graph plots the number of nonunique  $g_i$ 's, i.e., the number of output arbiters that clash with another arbiter. Under low

<sup>6</sup>The probability that an input will remain ungranted is  $(N-1/N)^N$ , hence as N increases, the throughput tends to  $1-(1/e)\approx 63\%$ .



Fig. 7. Illustration of low throughput for RRM caused by synchronization of output arbiters. Note that pointers  $[g_i]$  stay synchronized, leading to a maximum throughput of just 50%.



Fig. 8. Synchronization of output arbiters for RRM and iSLIP for i.i.d. Bernoulli arrivals with destinations uniformly distributed over all outputs. Results obtained using simulation for a  $16 \times 16$  switch.

offered load, cells arriving for output j will find  $g_j$  in a random position, equally likely to grant to any input. The probability that  $g_j \neq g_k$  for all  $k \neq j$  is  $(N-1/N)^{N-1}$ , which for N=16 implies that the expected number of

arbiters with the same highest priority value is 9.9. This agrees well with the simulation result for RRM in Fig. 8. As the offered load increases, synchronized output arbiters tend to move in lockstep and the degree of synchronization changes only slightly.

#### III. THE iSLIP ALGORITHM

The iSLIP algorithm improves upon RRM by reducing the synchronization of the output arbiters. iSLIP achieves this by not moving the grant pointers unless the grant is accepted. iSLIP is identical to RRM except for a condition placed on updating the grant pointers. The Grant step of RRM is changed to:

Step 2: Grant. If an output receives any requests, it chooses the one that appears next in a fixed round-robin schedule, starting from the highest priority element. The output notifies each input whether or not its request was granted. The pointer  $g_i$  to the highest priority element of the round-robin schedule is incremented (modulo N) to one location beyond the granted input if, and only if, the grant is accepted in Step 3.

This small change to the algorithm leads to the following properties of iSLIP with one iteration:

Property 1: Lowest priority is given to the most recently made connection. This is because when the arbiters move their pointers, the most recently granted (accepted) input (output) becomes the lowest priority at that output (input). If input i successfully connects to output j, both  $a_i$  and  $g_j$  are updated and the connection from input i to output j becomes the lowest priority connection in the next cell time.

Property 2: No connection is starved. This is because an input will continue to request an output until it is successful. The output will serve at most N-1 other inputs first, waiting at most N cell times to be accepted by each input. Therefore, a requesting input is always served in less than  $N^2$  cell times.

Property 3: Under heavy load, all queues with a common output have the same throughput. This is a consequence of Property 2: the output pointer moves to each requesting input in a fixed order, thus providing each with the same throughput.

But most importantly, this small change prevents the output arbiters from moving in lock-step leading to a large improvement in performance.

#### IV. SIMULATED PERFORMANCE OF iSLIP

#### A. With Benign Bernoulli Arrivals

Fig. 5 shows the performance improvement of *i*SLIP over RRM. Under low load, *i*SLIP's performance is almost identical to RRM and FIFO; arriving cells usually find empty input queues, and on average there are only a small number of inputs requesting a given output. As the load increases, the number of synchronized arbiters decreases (see Fig. 8), leading to a large-sized match. In other words, as the load increases, we can expect the pointers to move away from each, making it more likely that a large match will be found quickly in the next cell time. In fact, under uniform 100% offered load, the *i*SLIP arbiters adapt to a time-division multiplexing scheme, providing a perfect match and 100% throughput. Fig. 9 is an

$$\begin{array}{lll} \text{Cell 1:} & \begin{bmatrix} g_1 \\ g_2 \end{bmatrix} = \begin{bmatrix} 1 \\ 1 \end{bmatrix}, \begin{bmatrix} a_1 \\ a_2 \end{bmatrix} = \begin{bmatrix} 1 \\ 1 \end{bmatrix} & \begin{bmatrix} i_1 \\ i_2 \end{bmatrix} R \begin{bmatrix} j_1 \ j_2 \\ j_1 \ j_2 \end{bmatrix} \rightarrow \begin{bmatrix} j_1 \\ j_2 \end{bmatrix} G \begin{bmatrix} i_1 \\ i_1 \end{bmatrix} \rightarrow i_1 A j_1 \\ \\ \text{Cell 2:} & \begin{bmatrix} g_1 \\ g_2 \end{bmatrix} = \begin{bmatrix} 2 \\ 1 \end{bmatrix}, \begin{bmatrix} a_1 \\ a_2 \end{bmatrix} = \begin{bmatrix} 2 \\ 1 \end{bmatrix} & \begin{bmatrix} i_1 \\ i_2 \end{bmatrix} R \begin{bmatrix} j_1 \ j_2 \\ j_1 \ j_2 \end{bmatrix} \rightarrow \begin{bmatrix} j_1 \\ j_2 \end{bmatrix} G \begin{bmatrix} i_2 \\ i_1 \end{bmatrix} \rightarrow \begin{bmatrix} i_1 \\ i_2 \end{bmatrix} A \begin{bmatrix} j_2 \\ j_1 \end{bmatrix} \\ \\ \text{Cell 3:} & \begin{bmatrix} g_1 \\ g_2 \end{bmatrix} = \begin{bmatrix} 1 \\ 2 \end{bmatrix}, \begin{bmatrix} a_1 \\ a_2 \end{bmatrix} = \begin{bmatrix} 1 \\ 2 \end{bmatrix} & \begin{bmatrix} i_1 \\ i_2 \end{bmatrix} R \begin{bmatrix} j_1 \ j_2 \\ j_1 \ j_2 \end{bmatrix} \rightarrow \begin{bmatrix} j_1 \\ j_2 \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \end{bmatrix} \rightarrow \begin{bmatrix} i_1 \\ i_2 \end{bmatrix} A \begin{bmatrix} j_1 \\ j_2 \end{bmatrix} \\ \\ \text{Cell 4:} & \begin{bmatrix} g_1 \\ g_2 \end{bmatrix} = \begin{bmatrix} 2 \\ 1 \end{bmatrix}, \begin{bmatrix} a_1 \\ a_2 \end{bmatrix} = \begin{bmatrix} 2 \\ 1 \end{bmatrix} & \begin{bmatrix} i_1 \\ i_2 \end{bmatrix} R \begin{bmatrix} j_1 \ j_2 \\ j_1 \ j_2 \end{bmatrix} \rightarrow \begin{bmatrix} j_1 \\ j_2 \end{bmatrix} G \begin{bmatrix} i_2 \\ i_1 \end{bmatrix} \rightarrow \begin{bmatrix} i_1 \\ i_2 \end{bmatrix} A \begin{bmatrix} j_2 \\ j_1 \end{bmatrix} \\ \\ \end{bmatrix} \\ \\ \end{array}$$

Fig. 9. Illustration of 100% throughput for *i*SLIP caused by desynchronization of output arbiters. Note that pointers  $[g_i]$  become desynchronized at the end of Cell 1 and stay desynchronized, leading to an alternating cycle of 2 cell times and a maximum throughput of 100%.

example for a  $2 \times 2$  switch showing how, under heavy traffic, the arbiters adapt to an efficient time-division multiplexing schedule.

# B. With Bursty Arrivals

Real network traffic is highly correlated from cell to cell and so in practice, cells tend to arrive in bursts, corresponding perhaps to a packet that has been segmented or to a packetized video frame. Many ways of modeling bursts in network traffic have been proposed [11], [15], [3], [22]. Leland *et al.* [32] have demonstrated that measured network traffic is bursty at every level making it important to understand the performance of switches in the presence of bursty traffic.

We illustrate the effect of burstiness on iSLIP using an on-off arrival process modulated by a two-state Markov chain. The source alternately produces a burst of full cells (all with the same destination) followed by an idle period of empty cells. The bursts and idle periods contain a geometrically distributed number of cells. Fig. 10 shows the performance of iSLIP under this arrival process for a  $16 \times 16$  switch, comparing it with the performance under uniform i.i.d. Bernoulli arrivals. The burst length indicated in the graph represents the average length of each busy period. As we would expect, the increased burst size leads to a higher queueing delay. In fact, the average latency is proportional to the expected burst length. With bursty arrivals, the performance of an input-queued switch becomes more and more like an output-queued switch under the save arrival conditions [9]. This similarity indicates that the performance for bursty traffic is not heavily influenced by the queueing policy or service discipline. Burstiness tends to concentrate the conflicts on outputs rather than inputs; each burst contains cells destined for the same output, and each input will be dominated by a single burst at a time, reducing input contention. As a result, the performance becomes limited by output contention, which is present in both input and output queued switches.

#### C. As a Function of Switch Size

Fig. 11 shows the average latency imposed by a *i*SLIP scheduler as a function of offered load for switches with 4, 8, 16, and 32 ports. As we might expect, the performance degrades with the number of ports.



Fig. 10. The performance of iSLIP under two-state Markov-modulated Bernoulli arrivals. All cells within a burst are sent to the same output. Destinations of bursts are uniformly distributed over all outputs.



Fig. 11. The performance of iSLIP as function of switch size. Uniform i.i.d. Bernoulli arrivals.

However, the performance degrades differently under low and heavy loads. For a fixed low offered load, the queueing delay converges to a constant value. However, for a fixed heavy offered load, the increase in queueing delay is proportional to N. The reason for these different characteristics under low and

heavy load lies once again in the degree of synchronization of the arbiters. Under low load, arriving cells find the arbiters in random positions and iSLIP performs in a similar manner to the single iteration version of PIM. The probability that the cell is scheduled to be transmitted immediately is proportional to the probability that no other cell is waiting to be routed to the same output. Ignoring the (small) queueing delay under low offered load, the number of contending cells for each output is approximately  $\lambda(1-(N-1/N)^{N-1})$ , which converges with increasing N to  $\lambda(1-(1/e))$ . Hence, for constant small  $\lambda$ , the queueing delay converges to a constant as N increases. Under heavy load, the algorithm serves each FIFO once every N cycles, and the queues will behave similarly to an M/D/1queue with arrival rates  $\lambda/N$  and deterministic service time N cell times. For an M/G/1 queue with random service times S, arrival rate  $\lambda$ , and service rate  $\mu$ , the queueing delay is given by

$$d = \frac{\lambda E(S^2)}{2\left(1 - \frac{\lambda}{\mu}\right)}. (1)$$

So, for the *i*SLIP switch under a heavy load of Bernoulli arrivals, the delay will be approximately

$$d = \frac{\lambda N}{2(1-\lambda)} \tag{2}$$

which is proportional to N.

#### D. Burstiness Reduction

Intuitively, if a switch decreases the average burst length of traffic that it forwards, then we can expect it to improve the performance of its downstream neighbor. We can expect any scheduling policy that uses round-robin arbiters to be burst-reducing<sup>8</sup> this is also the case for iSLIP.

iSLIP is a deterministic algorithm serving each connection in strict rotation. We therefore expect that bursts of cells at different inputs contending for the same output will become interleaved and the burstiness will be reduced. This is indeed the case, as is shown in Fig. 12. The graph shows the average burst length at the switch output as a function of offered load. Arrivals are on–off processes modulated by a two-state Markov chain with average burst lengths of 16, 32, and 64 cells.

Our results indicate that *i*SLIP reduces the average burst length, and will tend to be more burst-reducing as the offered load increases. This is because the probability of switching between multiple connections increases as the utilization increases. When the offered load is low, arriving bursts do not encounter output contention and the burst of cells is passed unmodified. As the load increases, the contention increases and

<sup>8</sup>There are many definitions of burstiness, for example the coefficient of variation [36], burstiness curves [20], maximum burst length [10], or effective bandwidth [21]. In this section, we use the same measure of burstiness that we use when generating traffic: the average burst length. We define a burst of cells at the output of a switch as the number of consecutive cells that entered the switch at the same input.



Fig. 12. Average burst length at switch output as a function of offered load. The arrivals are on–off processes modulated by a two-state DTMC. Results are for a  $16 \times 16$  switch using the *i*SLIP scheduling algorithm.

bursts are interleaved at the output. In fact, if the offered load exceeds approximately 70%, the average burst length drops to exactly one cell. This indicates that the output arbiters have become desynchronized and are operating as time-division multiplexers, serving each input in turn.

#### V. ANALYSIS OF *i*SLIP PERFORMANCE

In general, it is difficult to accurately analyze the performance of a *i*SLIP switch, even for the simplest traffic models. Under uniform load and either very low or very high offered load, we can readily approximate and understand the way in which *i*SLIP operates. When arrivals are infrequent, we can assume that the arbiters act independently and that arriving cells are successfully scheduled with very low delay. At the other extreme, when the switch becomes uniformly backlogged, we can see that desynchronization will lead the arbiters to find an efficient time division multiplexing scheme and operate without contention. But when the traffic is nonuniform, or when the offered load is at neither extreme, the interaction between the arbiters becomes difficult to describe. The problem lies in the evolution and interdependence of the state of each arbiter and their dependence on arriving traffic.

# A. Convergence to Time-Division Multiplexing Under Heavy Load

Under heavy load, iSLIP will behave similarly to an M/D/1 queue with arrival rates  $\lambda/N$  and deterministic service time cell times. So, under a heavy load of Bernoulli arrivals, the delay will be approximated by (2).

 $<sup>^7\</sup>mathrm{Note}$  that the convergence is quite fast, and holds approximately even for small N. For example,  $1-[(N-1)/N]^{N-1}$  equals 0.6073 when N=8, and 0.6202 when N=16 and 0.63 when N is infinite.



Fig. 13. Comparison of average latency for the iSLIP algorithm and an M/D/1 queue. The switch is  $16 \times 16$  and, for the iSLIP algorithm, arrivals are uniform i.i.d. Bernoulli arrivals.

To see how close iSLIP approximates to time-division multiplexing under heavy load, Fig. 13 compares the average latency for both iSLIP and an M/D/1 queue (2). Above an offered load of approximately 70%, iSLIP behaves very similarly to the M/D/1 queue, but with a higher latency. This is because the service policy is not constant; when a queue changes between empty and nonempty, the scheduler must adapt to the new set of queues that require service. This adaptation takes place over many cell times while the arbiters desynchronize again. During this time, the throughput will be worse than for the M/D/1 queue and the queue length will increase. This in turn will lead to an increased latency.

# B. Desynchronization of Arbiters

We have argued that the performance of *i*SLIP is dictated by the degree of synchronization of the output schedulers. In this section, we present a simple model of synchronization for a stationary and sustainable uniform arrival process.

In [24, Appendix 1], we find an approximation for E[S(t)], the expected number of synchronized output schedulers at time t. The approximation is based on two assumptions:

- 1) inputs that are unmatched at time t are uniformly distributed over all inputs;
- 2) the number of unmatched inputs at time t has zero variance.

This leads to the approximation

$$E[S(t)] \approx N - \lambda N \left(\frac{\lambda N - 1}{\lambda N}\right)^{\lambda \overline{\lambda} N} - \lambda^2 N \left(\frac{\overline{\lambda} N - 1}{\overline{\lambda} N}\right)^{\overline{\lambda}^2 N - 1}$$



Fig. 14. Comparison of analytical approximation and simulation results for the average number of synchronized output schedulers. Simulation results are for a  $16 \times 16$  switch with i.i.d. Bernoulli arrivals and an on–off process modulated by a two-state Markov chain with an average burst length of 64 cells. The analytical approximation is shown in (3).

where

N number of ports;

 $\lambda$  arrival rate averaged over all inputs;

 $\overline{\lambda}$   $(1-\lambda)$ .

We have found that this approximation is quite accurate over a wide range of uniform workloads. Fig. 14 compares the approximation in (3) with simulation results for both i.i.d. Bernoulli arrivals and for an on-off arrival process modulated by a two-state Markov-chain.

# VI. THE iSLIP ALGORITHM WITH MULTIPLE ITERATIONS

Until now, we have only considered the operation of iSLIP with a single iteration. We now examine how the algorithm must change when multiple iterations are performed.

With more than one iteration, the iterative iSLIP algorithm improves the size of the match; each iteration attempts to add connections not made by earlier iterations. Not surprisingly, we find that the performance improves as we increase the number of iterations (up to about  $\log_2 N$ , for an  $N \times N$  switch). Once again, we shall see that desynchronization of the output arbiters plays an important role in achieving low latency.

When multiple iterations are used, it is necessary to modify the iSLIP algorithm. The three steps of each iteration operate in parallel on each output and input and are as follows:

Step 1: Request. Each unmatched input sends a request to every output for which it has a queued cell.



Fig. 15. Example of starvation, if pointers are updated after every iteration. The  $3 \times 3$  switch is heavily loaded, i.e., all active connections have an offered load of 1 cell per cell time. The sequence of grants and accepts repeats after two cell times, even though the (highlighted) connection from input 1 to output 2 has not been made. Hence, this connection will be starved indefinitely.

Step 2: Grant. If an unmatched output receives any requests, it chooses the one that appears next in a fixed, roundrobin schedule starting from the highest priority element. The output notifies each input whether or not its request was granted. The pointer  $g_i$  to the highest priority element of the round-robin schedule is incremented (modulo N) to one location beyond the granted input if and only if the grant is accepted in Step 3 of the first iteration.

Step 3: Accept. If an unmatched input receives a grant, it accepts the one that appears next in a fixed round-robin schedule starting from the highest priority element. The pointer  $a_i$  to the highest priority element of the round-robin schedule is incremented (modulo N) to one location beyond the accepted output.

# A. Updating Pointers

Note that pointers  $g_i$  and  $a_i$  are only updated for matches found in the first iteration. Connections made in subsequent iterations do not cause the pointers to be updated. This is to avoid starvation. To understand how starvation can occur, we refer to the example of a  $3 \times 3$  switch with five active and heavily loaded connections, shown in Fig. 15. The switch is scheduled using two iterations of the iSLIP algorithm, except in this case, the pointers are updated after both iterations. The figure shows the sequence of decisions by the grant and accept arbiters; for this traffic pattern, they form a repetitive cycle in which the highlighted connection from input 1 to output 2 is never served. Each time the round-robin arbiter at output 2 grants to input 1, input 1 chooses to accept output 1 instead.

Starvation is eliminated if the pointers are not updated after the first iteration. In the example, output 2 would continue to grant to input 1 with highest priority until it is successful.

#### B. Properties

With multiple iterations, the *i*SLIP algorithm has the following properties:

*Property 1:* Connections matched in the first iteration become the lowest priority in the next cell time.

Property 2: No connection is starved. Because pointers are not updated after the first iteration, an output will continue to grant to the highest priority requesting input until it is successful

Property 3: For iSLIP with more than one iteration, and under heavy load, queues with a common output may each have a different throughput, repeats every three cell times.

Property 4: The algorithm will converge in at most N iterations. Each iteration will schedule zero, one, or more connections. If zero connections are scheduled in an iteration, then the algorithm has converged; no more connections can be added with more iterations. Therefore, the slowest convergence will occur if exactly one connection is scheduled in each iteration. At most N connections can be scheduled (one to every input and one to every output), which means the algorithm will converge in at most N iterations.

*Property 5:* The algorithm will not necessarily converge to a maximum sized match. At best, it will find a *maximal* match: the largest size match without removing connections made in earlier iterations.

# VII. SIMULATED PERFORMANCE OF ITERATIVE iSLIP

#### A. How Many Iterations?

When implementing iSLIP with multiple iterations, we need to decide how many iterations to perform during each cell time. Ideally, from Property 4 above, we would like to perform N iterations. However, in practice there may be insufficient time for N iterations, and so we need to consider the penalty of performing only i iterations, where i < N. In fact, because of the desynchronization of the arbiters, iSLIP will usually converge in fewer than N iterations. An interesting example of this is shown in Fig. 16. In the first cell time, the algorithm takes N iterations to converge, but thereafter converges in one less iteration each cell time. After N cell times, the arbiters have become totally desynchronized and the algorithm will converge in a single iteration.

How many iterations should we use? It clearly does not always take N. One option is to always run the algorithm to completion, resulting in a scheduling time that varies from cell to cell. In some applications this may be acceptable. In others, such as in an ATM switch, it is desirable to maintain a fixed scheduling time and to try and fit as many iterations into that time as possible.

Under simulation, we have found that for an  $N \times N$  switch it takes *about*  $\log_2 N$  iterations for *i*SLIP to converge. This is similar to the results obtained for PIM in [2], in which the authors prove that

$$E[I] \le \log_2 N + (4/3) \tag{4}$$

#### Cell 1, Iteration 1:

$$\begin{bmatrix} g_1 \\ g_2 \\ \vdots \\ g_N \end{bmatrix} = \begin{bmatrix} 1 \\ 1 \\ \vdots \\ 1 \end{bmatrix}, \begin{bmatrix} a_1 \\ a_2 \\ \vdots \\ a_N \end{bmatrix} = \begin{bmatrix} 1 \\ 1 \\ \vdots \\ 1 \end{bmatrix}, \begin{bmatrix} i_1 \\ i_2 \\ i_N \end{bmatrix} R \begin{bmatrix} j_1 j_2 \dots j_N \\ j_1 j_2 \dots j_N \\ \vdots & \dots & \vdots \\ j_1 j_2 \dots j_N \end{bmatrix} \rightarrow \begin{bmatrix} i_1 \\ i_1 \\ \vdots \\ j_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_1 \\ \vdots \\ i_1 \end{bmatrix} \rightarrow i_1 A j_1$$

$$= \underbrace{\begin{bmatrix} I \\ I \\ I \\ I \end{bmatrix}}_{i_1} A \begin{bmatrix} j_1 \\ j_2 \\ \vdots \\ j_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} \rightarrow \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} A \begin{bmatrix} j_1 \\ j_2 \\ \vdots \\ j_N \end{bmatrix} A \begin{bmatrix} j_1 \\ j_2 \\ \vdots \\ j_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} \rightarrow \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} A \begin{bmatrix} j_2 \\ i_1 \\ \vdots \\ j_N \end{bmatrix} A \begin{bmatrix} j_2 \\ j_1 \\ \vdots \\ j_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_1 \\ \vdots \\ i_N \end{bmatrix} \rightarrow \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} A \begin{bmatrix} j_2 \\ j_1 \\ \vdots \\ j_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} \rightarrow \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} A \begin{bmatrix} j_2 \\ j_1 \\ \vdots \\ j_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1 \\ i_2 \\ \vdots \\ i_N \end{bmatrix} G \begin{bmatrix} i_1$$

#### Cell N, Iteration 1:

$$\begin{bmatrix} g_1 \\ g_2 \\ \vdots \\ g_N \end{bmatrix} = \begin{bmatrix} N \\ N-1 \\ \vdots \\ 1 \end{bmatrix}, \begin{bmatrix} a_1 \\ a_2 \\ \vdots \\ a_N \end{bmatrix} = \begin{bmatrix} N \\ N-1 \\ \vdots \\ 1 \end{bmatrix} \qquad \begin{bmatrix} i_1 \\ i_2 \\ N \end{bmatrix}, \begin{bmatrix} i_1 i_2 \dots i_N \\ j_1 j_2 \dots j_N \\ \vdots & \dots & \vdots \\ j_1 j_2 \dots j_N \end{bmatrix} \xrightarrow{j_1} \begin{bmatrix} i_N \\ i_{N-1} \\ \vdots \\ j_N \end{bmatrix} \xrightarrow{\begin{bmatrix} i_1 \\ i_2 \end{bmatrix}} A \begin{bmatrix} j_N \\ j_{N-1} \\ \vdots \\ j_1 \end{bmatrix} \xrightarrow{j_1} \begin{bmatrix} i_1 \\ i_2 \end{bmatrix} \xrightarrow{j_1} A \begin{bmatrix} j_N \\ j_{N-1} \\ \vdots \\ j_1 \end{bmatrix} \xrightarrow{j_1} \begin{bmatrix} i_1 \\ i_2 \end{bmatrix} \xrightarrow{j_1} A \begin{bmatrix} j_N \\ j_{N-1} \\ \vdots \\ j_1 \end{bmatrix} \xrightarrow{j_1} \begin{bmatrix} i_1 \\ i_2 \end{bmatrix} \xrightarrow{j_1} A \begin{bmatrix} j_N \\ j_{N-1} \\ \vdots \\ j_1 \end{bmatrix} \xrightarrow{j_1} A \begin{bmatrix} j_N \\ j_{N-1} \\ \vdots \\ j_1 \end{bmatrix}$$

Fig. 16. Example of the number of iterations required to converge for a heavily loaded  $N \times N$  switch. All input queues remain nonempty for the duration of the example. In the first cell time, the arbiters are all synchronized. During each cell time, one more arbiter is desynchronized from the others. After N cell times, all arbiters are desynchronized and a maximum sized match is found in a single iteration.

where I is the number of iterations that PIM takes to converge. For all the stationary arrival processes we have tried

$$E[I] \leq \log_2 N$$

for iSLIP. However, we have not been able to prove that this relation holds in general.

# B. With Benign Bernoulli Arrivals

To illustrate the improvement in performance of iSLIP when the number of iterations is increased, Fig. 17 shows the average queueing delay for one, two, and four iterations under uniform i.i.d. Bernoulli arrivals. We find that multiple iterations of iSLIP significantly increase the size of the match and, therefore, reduce the queueing delay. In fact, iSLIP can achieve 100% throughput for one or more iteration with uniform i.i.d. Bernoulli arrivals. Intuitively, the size of the match increases with the number of iterations; each new iteration potentially adds connections not made by earlier iterations. This is illustrated in Fig. 18, which compares the size of iSLIP matching with the size of the maximum matching for the same instantaneous queue occupancies. Under low offered load, the iSLIP arbiters move randomly and the ratio of the match size to the maximum match size decreases with increased offered load. But when the load exceeds approximately 65%, the ratio begins to increase linearly. As expected, the ratio increases



Fig. 17. Performance of *i*SLIP for 1, 2, and 4 iterations compared with FIFO and output queueing for i.i.d. Bernoulli arrivals with destinations uniformly distributed over all outputs. Results obtained using simulation for a  $16 \times 16$  switch. The graph shows the average delay per cell, measured in cell times, between arriving at the input buffers and departing from the switch.



Fig. 18. Comparison of the match size for iSLIP with the size of a maximum sized match for the same set of requests. Results are for a 16  $\times$  16 switch and uniform i.i.d. Bernoulli arrivals.

with the number of iterations indicating that the matching gets closer to the maximum-sized match, but only up to a point. For a switch under this traffic load, increasing the number



Fig. 19. Performance of *i*SLIP for one, two, and four iterations under bursty arrivals. Arrival process is a two-state Markov-modulated on–off process. Average burst lengths are 16, 32, and 64 cells.

of iterations beyond four does not measurably increase the average match size.

#### C. With Bursty Arrivals

We illustrate the effect of burstiness on iSLIP using an on-off arrival process modulated by a two-state Markov-chain. Fig. 19 shows the performance of iSLIP under this arrival process for a  $16 \times 16$  switch, comparing the performance for one, two, and four iterations. As we would expect, the increased burst size leads to a higher queueing delay whereas an increased number of iterations leads to a lower queueing delay. In all three cases, the average latency is *proportional* to the expected burst length. The performance for bursty traffic is not heavily influenced by the queueing policy.

# VIII. VARIATIONS ON iSLIP

#### A. Prioritized iSLIP

Many applications use multiple classes of traffic with different priority levels. The basic iSLIP algorithm can be extended to include requests at multiple priority levels with only a small performance and complexity penalty. We call this the Prioritized iSLIP algorithm.

In Prioritized *i*SLIP, each input now maintains a separate FIFO *for each priority level* and for each output. This means that for an  $N \times N$  switch with P priority levels, each input maintains  $P \times N$  FIFO's. We shall label the queue between input i and output j at priority level  $l, Q_l(i, j)$ , where  $1 \le i, j \le N, 1 \le l \le P$ . As before, only one cell can arrive in a cell time, so this does not require a processing speedup by the input.

The Prioritized *i*SLIP algorithm gives *strict* priority to the highest priority request in each cell time. This means that  $Q_l(i,j)$  will only be served if all queues  $Q_m(i,j), l < m \le P$  are empty.

The *i*SLIP algorithm is modified as follows.

Step 1: Request. Input i selects the highest priority nonempty queue for output j. The input sends the priority level  $l_{ij}$  of this queue to the output j.

Step 2: Grant. If output j receives any requests, it determines the highest level request, i.e., it finds  $L(j) = \max_l{(l_{ij})}$ . The output then chooses one input among only those inputs that have requested at level L(j). The output arbiter maintains a separate pointer,  $g_{jl}$  for each priority level. When choosing among inputs at level L(j), the arbiter uses the pointer  $g_{jL(j)}$  and chooses using the same round-robin scheme as before. The output notifies each input whether or not its request was granted. The pointer  $g_{jL(j)}$  is incremented (modulo N) to one location beyond the granted input if and only if input i accepts output j in step 3 of the first iteration.

Step 3: Accept. If input i receives any grants, it determines the highest level grant, i.e., it finds  $L'(i) = \max_j (l_{ij})$ . The input then chooses one output among only those that have requested at level  $l_{ij} = L'(i)$ . The input arbiter maintains a separate pointer,  $a_{il}$  for each priority level. When choosing among outputs at level L'(i), the arbiter uses the pointer  $a_{iL'(i)}$  and chooses using the same round-robin scheme as before. The input notifies each output whether or not its grant was accepted. The pointer  $a_{iL'(i)}$  is incremented (modulo N) to one location beyond the accepted output.

Implementation of the Prioritized iSLIP algorithm is more complex than the basic iSLIP algorithm, but can still be fabricated from the same number of arbiters.

#### B. Threshold iSLIP

Scheduling algorithms that find a maximum weight match outperform those that find a maximum sized match. In particular, if the weight of the edge between input i and output j is the occupancy  $L_{i,j(t)}$  of input queue Q(i,j), then we will conjecture that the algorithm can achieve 100% throughput for all i.i.d. Bernoulli arrival patterns. But maximum weight matches are significantly harder to calculate than maximum sized matches [35], and to be practical, must be implemented using an upper limit on the number of bits used to represent the occupancy of the input queue.

In the Threshold *i*SLIP algorithm, we make a compromise between the maximum-sized match and the maximum weight match by quantizing the queue occupancy according to a set of threshold levels. The threshold level is then used to determine the priority level in the Priority *i*SLIP algorithm. Each input queue maintains an ordered set of threshold levels  $T = \{t_1, t_2, \cdots, t_T\}$ , where  $t_1 < t_2 < \cdots < t_T$ . If  $t_a \le Q(i,j) < t_{a+1}$ , then the input makes a request of level  $l_i = a$ .

# C. Weighted iSLIP

In some applications, the strict priority scheme of Prioritized iSLIP may be undesirable, leading to starvation of low-priority traffic. The Weighted iSLIP algorithm can be used



Fig. 20. Round-robin *grant* arbiter for *i*SLIP algorithm. The priority encoder has a programmed highest priority  $g_i$ . The *accept* arbiter at the input is identical.

to divide the throughput to an output nonuniformly among competing inputs. The bandwidth from input i to output j is now a ratio  $f_{ij} = (n_{ij}/d_{ij})$ , subject to the admissibility constraints  $\Sigma_i$   $f_{ij} < 1, \Sigma_j$   $f_{ij} < 1$ .

In the basic iSLIP algorithm each arbiter maintains an ordered circular list  $\mathbf{S} = \{1, \cdots, N\}$ . In the Weighted iSLIP algorith,m the list is expanded at output j to be the ordered circular list  $\mathbf{S}_j = \{1, \cdots, W_j\}$ , where  $W_j = \text{lowest common multiple}(d_{ij})$  and input i appears  $(n_{ij}/d_{ij}) \times W_j$  times in  $\mathbf{S}_j$ .

#### IX. IMPLEMENTING iSLIP

An important objective is to design a scheduler that is simple to implement. To conclude our description of iSLIP, we consider the complexity of implementing iSLIP in hardware. We base our discussion on single-chip versions of iSLIP that have been implemented for 16-port [6] and 32-port [26] systems.

As illustrated in Fig. 20, each iSLIP arbiter consists of a priority encoder with a programmable highest priority, a register to hold the highest priority value, and an incrementer to move the pointer after it has been updated. The decoder indicates to the next bank of arbiters which request was granted.

Fig. 21 shows how 2N arbiters (N at each input and N at each output) and an  $N^2$ -bit memory are interconnected to construct an iSLIP scheduler for an  $N \times N$  switch. The state memory records whether an input queue is empty or nonempty. From this memory, an  $N^2$ -bit wide vector presents N bits to each of N grant arbiters, representing:

Step 1: Request. The grant arbiters select a single input among the contending requests, thus implementing Step 2. Step 2: Grant. The grant decision from each grant arbiter is then passed to the N accept arbiters, where each arbiter selects at most one output on behalf of an input, implementing Step 3.

Step 3: Accept. The final decision is then saved in a decision register and the values of the  $g_i$  and  $a_i$  pointers are updated. The decision register is used to notify each input which cell to transmit and to configure the crossbar switch.

Reference [42] focuses on the implementation of the algorithm, but it suffices here to make the following observations. First, the area required to implement the scheduler is dominated by the 2N programmable priority encoders.



Fig. 21. Interconnection of 2N arbiters to implement iSLIP for an  $N \times N$  switch

TABLE I

Number of Inverter Equivalents Required to Implement 1 and N Arbiters for a Prioritized-iSLIP Scheduler, with Four Levels of Priority

| Switch Size (N) | Number of inverter equivalents per arbiter | Total number of inverter equivalents for <i>N</i> arbiters |
|-----------------|--------------------------------------------|------------------------------------------------------------|
| 4               | 274                                        | 2,194                                                      |
| 8               | 384                                        | 6,148                                                      |
| 16              | 642                                        | 20,560                                                     |
| 32              | 1,210                                      | 77,440                                                     |
| 64              | 2,420                                      | 154,848                                                    |
| 128             | 4,591                                      | 587,648                                                    |



Fig. 22. Interconnection of N arbiters to implement iSLIP for an  $N \times N$  switch. Each arbiter is used for both input and output arbitration. In this case, each arbiter contains two registers to hold pointers  $g_i$  and  $a_i$ .

The number of inverter equivalents required to implement the programmable priority encoders for prioritized-iSLIP is shown in Table I. $^9$  The number of gates for a 32-port scheduler is less than 100 000, making it readily implementable in current CMOS technologies, and the total number of gates grows approximately with  $N^2$ . We have observed in two implementations that the regular structure of the design makes routing relatively straightforward. Finally, we have observed that the complexity of the implementation is (almost) independent of the number of iterations. When multiple iterations are used, the number of arbiters remain unchanged. The control overhead necessary to implement multiple iterations is very small.

 $^9$ These values were obtained from a VHDL design that was synthesized using the Synopsis design tools, and compiled for the Texas Instruments TSC5000 0.25- $\mu$ m CMOS ASIC process. The values for regular iSLIP will be smaller.

In some implementations, it may be desirable to reduce the number of arbiters, sharing them among both the grant and accept steps of the algorithm. Such an implementation requiring only N arbiters  $^{10}$  is shown in Fig. 22. When the results from the grant arbiter have settled, they are registered and fed back to the input for the second step. Obviously each arbiter must maintain a separate register for the  $g_i$  and  $a_i$  pointers, selecting the correct pointer for each step.

#### X. CONCLUSION

The Internet requires fast switches and routers to handle the increasing congestion. One emerging strategy to achieve this is to merge the strengths of ATM and IP, building IP routers around high-speed cell switches. Current cell switches can employ shared output queueing due to relatively low bandwidths. Unfortunately, the growth in demand for bandwidth far exceeds the growth in memory bandwidth, making it inevitable that switches will maintain queues at their inputs. We believe that these switches will use virtual output queueing, and hence will need fast, simple, fair, and efficient scheduling algorithms to arbitrate access to the switching fabric.

To this end, we have introduced the *i*SLIP algorithm, an iterative algorithm that achieves high throughput, yet is simple to implement in hardware and operate at high speed. By using round-robin arbitration, *i*SLIP provides fair access to output lines and prevents starvation of input queues. By careful control of the round-robin pointers, the algorithm can achieve 100% throughput for uniform traffic. When the traffic is nonuniform, the algorithm quickly adapts to an efficient round-robin policy among the busy queues. The simplicity of the algorithm allows the arbiter for a 32-port switch to be placed on single chip, and to make close to 100 million arbitration decisions per second.

#### ACKNOWLEDGMENT

Along the way, the development of *i*SLIP was helped by discussions with T. Anderson, R. Edell, J. Walrand, and P. Varaiya, all at the University of California at Berkeley. The gate counts shown in Section IX were obtained by P. Gupta at Stanford University, Stanford, CA.

#### REFERENCES

- M. Ali and H. Nguyen, "A neural network implementation of an input access scheme in a high-speed packet switch," in *Proc. GLOBECOM* '89, pp. 1192–1196.
- [2] T. Anderson, S. Owicki, J. Saxe, and C. Thacker, "High speed switch scheduling for local area networks," ACM Trans. Comput. Syst., vol. 11, no. 4, pp. 319–352, Nov. 1993.
- [3] D. Anick, D. Mitra, and M. M. Sondhi, "Stochastic theory of a datahandling system with multiple sources," *Bell Syst. Tech. J.*, vol. 61, pp. 1871–1894, 1982.
- [4] "GRF Multigigabit Router," GRF IP Switch Tech. Product Description, Ascend Communications, Westford, MA. [Online]. Available HTTP: http://www.ascend.com/230.html
- [5] T. X. Brown and K. H. Liu, "Neural network design of a Banyan network controller," *IEEE J. Select. Areas Commun.*, vol. 8, pp. 1289–1298, Oct. 1990.
- <sup>10</sup> A slight performance penalty is introduced by registering the output of the grant step and feeding back the result as the input to the accept step. This is likely to be small in practice.

- [6] "Performing Internet Routing and Switching at Gigabit Speeds," GSR 12000 Tech. Product Description, Cisco Systems, San Jose, CA. [Online]. Available HTTP: http://www.cisco.com/warp/public/733/12000 /index.shtml
- [7] Y. Rekhter, B. Davie, D. Katz, E. Rosen, and G. Swallow. (1997). "Cisco systems' tag switching architecture overview," Internet RFC 2105, Cisco Systems, San Jose, CA. [Online]. Available HTTP: http://info.internet.isi.edu/in-notes/rfc/files/rfc2105.txt
- [8] M. Chen and N. D. Georganas, "A fast algorithm for multi-channel/port traffic scheduling" in *Proc. IEEE Supercom/ICC '94*, pp. 96–100.
- [9] F. M. Chiussi and F. A. Tobagi, "Implementation of a three-stage Banyan-based architecture with input and output buffers for large fast packet switches," Stanford, CA, Stanford CSL Tech. Rep. CSL-93-577, June 1993.
- [10] R. Cruz, "A calculus for network delay, Part I: Network elements in isolation," *IEEE Trans. Inform. Theory*, vol. 37, pp. 114–121, 1991.
- [11] H. Heffes and D. M. Lucantoni, "A Markov modulated characterization of packetized voice and data traffic and related statistical multiplexer performance," *IEEE J. Select. Areas Commun.*, vol. 4, pp. 856–868, 1988
- [12] J. E. Hopcroft and R. M. Karp, "An algorithm for maximum matching in bipartite graphs," Soc. Ind. Appl. Math. J. Computation, vol. 2, pp. 225–231, 1973.
- [13] A. Huang and S. Knauer, "Starlite: A wideband digital switch," in *Proc. GLOBECOM* '84, pp. 121–125.
- [14] J. Hui and E. Arthurs, "A broadband packet switch for integrated transport," *IEEE J. Select. Areas Commun.*, vol. 5, pp. 1264–1273, Oct. 1987
- [15] R. Jain and S. A. Routhier, "Packet trains: Measurements and a new model for computer network traffic," *IEEE J. Select. Areas Commun.*, vol. 4, pp. 986–995, Apr. 1986.
- [16] M. Karol, M. Hluchyj, and S. Morgan, "Input versus output queueing on a space division switch," *IEEE Trans. Commun.*, vol. 35, pp. 1347–1356, 1988.
- [17] M. Karol and M. Hluchyj, "Queueing in high-performance packetswitching," *IEEE J. Select. Areas Commun.*, vol. 6, pp. 1587–1597, Dec. 1988.
- [18] M. Karol, K. Eng, and H. Obara, "Improving the performance of inputqueued ATM packet switches," in *Proc. INFOCOM* '92, pp. 110–115.
- [19] R. O. LaMaire and D. N. Serpanos, "Two-dimensional round-robin schedulers for packet switches with multiple input queues," *IEEE/ACM Trans. Networking*, vol. 1, pp. 471–482, Oct. 1993.
   [20] S. Low and P. Varaiya, "Burstiness bounds for some burst reducing
- [20] S. Low and P. Varaiya, "Burstiness bounds for some burst reducing servers," in *Proc. INFOCOM '93*, pp. 2–9.
- [21] G. Kesidis, J. Walrand, and C.-S. Chang, "Effective bandwidths for multiclass Markov fluids and other ATM sources," *IEEE/ACM Trans. Networking*, vol. 1, pp. 424–428, Aug. 1993.
- [22] W. E. Leland, W. Willinger, M. Taqqu, D. Wilson, "On the self-similar nature of Ethernet traffic," in *Proc. SIGCOMM*, San Francisco, CA, pp. 183–193, Sept. 1993.
- [23] C. Lund, S. Phillips, and N. Reingold, "Fair prioritized scheduling in an input-buffered switch," in *Proc. IFIPIEEE Conf. Broadband Commun.* '96, Montreal, Canada, Apr. 1996, pp. 358–369.
- [24] N. McKeown, "Scheduling algorithms for input-queued cell switches," Ph.D. dissertation, Univ. California at Berkeley, 1995.
- [25] N. McKeown, V. Anantharam, and J. Walrand, "Achieving 100% throughput in an input-queued switch," in *Proc. IEEE INFOCOM* '96, San Francisco, CA, pp. 296–302.
- [26] N. McKeown, M. Izzard, A. Mekkittikul, B. Ellersick, and M. Horowitz, "The tiny tera: A small high-bandwidth packet switch core," *IEEE Micro*, vol. 17, pp. 26–33, Jan.–Feb. 1997.
- [27] S. Chuang, A. Goel, N. McKeown, B. Prabhakar, "Matching output queueing with a combined input output queued switch," *IEEE J. Select. Areas Commun.*," to be published.
- [28] A. Mekkittikul and N. McKeown, "A practical scheduling algorithm for achieving 100% throughput in input-queued switches," in *Proc. INFOCOM '98*, San Francisco, CA, vol. 2, pp. 792–799.
  [29] P. Newman, G. Minshall, and T. Lyon, "IP switching: ATM under IP"
- [29] P. Newman, G. Minshall, and T. Lyon, "IP switching: ATM under IP" *IEEE/ACM Trans. Networking*, vol. 6, pp. 117–129, Apr. 1998.
- [30] H. Obara, "Optimum architecture for input queueing ATM switches," IEEE Electron. Lett., pp. 555–557, Mar. 1991.
- [31] C. Partridge et al. "A fifty gigabit per second IP router," IEEE/ACM Trans. Networking, to be published.
- [32] G. Parulkar, D. C. Schmidt, and J. S. Turner, "aItPm: A strategy for integrating IP with ATM," in *Proc. ACM SIGCOMM* '95, Cambridge, MA, pp. 287–295.
- [33] Y. Tamir and H.-C. Chi, "Symmetric crossbar arbiters for VLSI communication switches," *IEEE Trans. Parallel Dist. Syst.*, vol. 4, pp. 13–27, 1993.

- [34] Y. Tamir and G. Frazier, "High performance multi-queue buffers for VLSI communication switches," in *Proc. 15th Annu. Symp. Comput. Arch.*, June 1988, pp. 343–354.
- [35] R. E. Tarjan, "Data structures and network algorithms," in Soc. Ind. Appl. Mathematics, PA, Nov. 1983.
- [36] T. P. Troudet and S. M. Walters, "Hopfield neural network architecture for crossbar switch control," *IEEE Trans. Circuits Syst.*, vol. 38, pp. 42–57, Jan. 1991.
- [37] C.-Y. Chang, A. J. Paulraj, and T. Kailath, "A broadband packet switch architecture with input and output queueing," in *Proc. Globecom '94*, pp. 448–452.
- [38] 1. Iliadis and W. E. Denzel, "Performance of packet switches with input and output queueing," in *Proc. ICC '90*, Atlanta, GA, Apr. 1990, pp. 747–53.
- [39] A. L. Gupta and N. D. Georganas, "Analysis of a packet switch with input and output buffers and speed constraints," in *Proc. INFOCOM* '91, Bal Harbour, FL, pp. 694–700.
- [40] Y. Oie, M. Murata, K. Kubota, and H. Miyahara, "\E ect of speedup in nonblocking packet switch," in *Proc. ICC* '89, Boston, MA, June 1989, pp. 410–414.
- pp. 410–414.
  [41] J. S.-C. Chen and T. E. Stern, "Throughput analysis, optimal buffer allocation, and traffic imbalance study of a generic nonblocking packet switch," *IEEE J. Select. Areas Commun.*, vol. 9, pp. 439–449, Apr. 1991.
- [42] P. Gupta and N. McKeown, "Designing and implementing a fast crossbar scheduler," *IEEE Micro*, vol. 19, pp. 20–28, Jan.–Feb. 1999.



**Nick McKeown** (S'91–M'95–SM'97) received the Ph.D. degree from the University of California at Berkeley in 1995.

He is an Assistant Professor of Electrical Engineering and Computer Science at Stanford University, CA. From 1986 to 1989, he was with the Network and Communications Research Group, Hewlett-Packard Labs, Bristol, U.K.. During the spring of 1995, he was with Cisco Systems, San Jose, CA, where he architected their GSR 12000 Router. His research involves techniques for

high-speed networks, including high-speed Internet routing and architectures for high-speed switches. More recently, he has worked on the analysis and design of cell scheduling algorithms, switch and buffer architectures, and lookup algorithms.

Dr. McKeown is an Editor for the IEEE Transactions on Communications. He is the Robert Noyce Faculty Fellow at Stanford, and recipient of a Fellowship from the Alfred P. Sloan Foundation.