Verification Continuum™

# VC Verification IP I2C UVM Getting Started Guide

Version Q-2020.06, June 2020



# **Copyright Notice and Proprietary Information**

© 2020 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### Disclaimer

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at http://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

www.synopsys.com

# **Contents**

| Preface                                          | 4  |
|--------------------------------------------------|----|
| Chapter 1 Overview of the Getting Started Guide  | 5  |
| Chapter 2                                        |    |
| Integrating the VIP into a User Testbench        | 7  |
| 2.1 VIP Testbench Integration Flow               | 7  |
| 2.1.1 Connecting the VIP to the DUT              | 8  |
| 2.1.2 Instantiating and Configuring the VIP      |    |
| 2.1.3 Creating a Test Sequence                   | 10 |
| 2.1.4 Creating a Test                            |    |
| 2.2 Compiling and Simulating a Test with the VIP | 11 |
| 2.2.1 Directory Paths for VIP Compilation        |    |
| 2.2.2 VIP Compile-time Options                   |    |
| 2.2.3 VIP Runtime Option                         | 12 |
| Appendix A                                       |    |
| Summary of Commands, Documents, and Examples     | 13 |
| A.1 Commands in This Document                    | 13 |
| A.2 Primary Documentation for VC VIP I2C         |    |
| A.3 Example Home Directory                       |    |

# **Preface**

#### **About This Document**

This Getting Started Guide presents information about integrating the VC VIP for I2C (referred to as VIP) into testbenches that are compliant with the SystemVerilog Universal Verification Methodology (UVM). You are assumed to be familiar with the I2C protocol and UVM.

#### **Web Resources**

- Documentation through SolvNet: <a href="https://solvnetplus.synopsys.com">https://solvnetplus.synopsys.com</a> (Synopsys password required)
- Synopsys Common Licensing (SCL): http://www.synopsys.com/keys

# **Customer Support**

To register a problem, perform any of the following tasks:

- Go to https://solvnetplus.synopsys.com and open a case.
   Enter the information according to your environment and your issue.
- 2. Send an e-mail message to support\_center@synopsys.com
  - ◆ Include the Product name, Sub Product name, and Product version for which you want to register the problem.
- 3. Telephone your local support center.
  - ♦ North America:
    - Call 1-800-245-8005 from 7 AM to 5:30 PM Pacific time, Monday through Friday.
  - ♦ All other countries:
    - http://www.synopsys.com/Support/GlobalSupportCenters

1

# **Overview of the Getting Started Guide**

This Getting Started Guide presents information about integrating the VC VIP for I2C (referred to as VIP) into testbenches that are compliant with the SystemVerilog Universal Verification Methodology (UVM). Figure 1-1 is the VIP integration and test work flow presented in this document. The steps for setting up the VIP are documented in the *VC Verification IP UVM Installation and Setup Guide*. This guide is available on the SolvNet Download Center (click here -> VC VIP Library -> O-2018.12-> Installation Guide) and in the VIP installation at the following location:

\$DESIGNWARE\_HOME/vip/svt/common/latest/doc/uvm\_install.pdf

The VIP setup should be completed before executing the steps in this document.

Setting Up the VIP Integrating the VIP VIP Stimulus Simulation Instantiation Generation Install VIP Connect Create Simulate Interfaces Sequence Test Set VIP Licenses Instantiate Create Debug Create VIP Test Simulation Project Directory Configure Run Sanity Test

Figure 1-1 VIP Integration and Test Work Flow

You are assumed to be familiar with the I2C protocol and UVM. For more information on the VIP, refer to the VC Verification IP I2C UVM User Guide on SolvNet (click here) or in the VIP installation at the following location:

\$DESIGNWARE\_HOME/vip/svt/i2c\_svt/latest/doc/i2c\_svt\_uvm\_user\_guide.pdf

2

# Integrating the VIP into a User Testbench

The VC VIP for I2C provides a suite of advanced SystemVerilog verification components and data objects that are compliant to UVM. Integrating these components and objects into any UVM compliant testbench is straightforward. For a complete list of VIP components and data objects, refer to the main page of the VC VIP I2C Class Reference (only in HTML format) at the following location:

\$DESIGNWARE\_HOME/vip/svt/i2c\_svt/latest/doc/i2c\_svt\_uvm\_class\_reference/html/
index.html

# 2.1 VIP Testbench Integration Flow

The I2C system environment (svt\_i2c\_system\_env) is the top-level component provided by the VIP. This environment encapsulates all of the VIP components and implicitly constructs the required number of I2C master and I2C slave agents as specified by its system configuration object. You can instantiate and construct the I2C system environment in the top-level environment of your UVM testbench.

Figure 2-1 Top-level Architecture of an I2C VIP Testbench



Figure 2-1 is a top-level architecture of a simple VC VIP for I2C testbench. The steps for integrating the VIP into a UVM testbench are described in the following sections:

- ◆ "Connecting the VIP to the DUT"
- "Instantiating and Configuring the VIP"
- "Creating a Test Sequence"
- ◆ "Creating a Test"

The code snippets presented in this chapter are generic and can be applied to any UVM compliant testbench. For more information on the code usage, refer to the following example:

```
$DESIGNWARE_HOME/vip/svt/i2c_svt/latest/examples/sverilog/
tb_i2c_svt_uvm_basic_sys
```

#### 2.1.1 Connecting the VIP to the DUT

The following are the steps to establish a connection between the VIP to the DUT in your top-level testbench:

♦ Include the standard UVM and VIP files and packages.

```
`include "uvm_pkg.sv"
    `include "svt_i2c.uvm.pkg"
    `include "svt_i2c_if.svi" //top-level I2C interface

import uvm_pkg::*;
import svt_uvm_pkg::*;
import svt_i2c_uvm_pkg::*;
import svt_i2c_enum_pkg::*;
```

◆ Instantiate and connect the top-level I2C interfaces (svt i2c if) to a system clock.

```
svt_i2c_if i2c_if(<System Clock>);
```

♦ Instantiate I2C master and slave BFM wrappers to act as master and slave.

```
//Intantiate master wrapper
svt_i2c_master_wrapper #(.I2C_AGENT_ID(0)) Master0 (i2c_if);
svt_i2c_master_wrapper #(.I2C_AGENT_ID(1)) Master1 (i2c_if);

//Intantiate slave wrapper
svt_i2c_slave_wrapper #(.I2C_AGENT_ID(0)) Slave0 (i2c_if);
svt_i2c_slave_wrapper #(.I2C_AGENT_ID(1)) Slave1 (i2c_if);
```

# Note Note

Specifying the above BFM wrapper instantiations in the top-level testbench file are mandatory. These statements must be specified to ensure proper VIP operations. If only a single master or slave is used, it is mandatory to instantiate at least one master and one slave wrapper, and specify the unused components as PASSIVE. If multiple components such as multiple masters or multiple slaves are created, then a unique agent ID must be specified in each wrapper module instantiation.

◆ Connect the top-level I2C interface to the DUT and the I2C system environment.

```
dut dut_inst(i2c_if);

uvm_config_db#(virtual

svt_i2c_if)::set(uvm_root::get(),"uvm_test_top.env","vif",
i2c_if);
```

The uvm\_config\_db command connects the top-level I2C interface to the virtual interface of the I2C system environment. The "uvm\_test\_top" represents the top-level module in the UVM environment. The env is an instance of your testbench environment.

◆ Connect the reset pin of the I2C agent interface to the desired reset signal.

```
assign i2c_if.RST = <User-select Reset Signal>;
```

# Note Note

The reset pin (RST) of the i2c agent interface should be driven by toggled reset to allow proper VIP internal initialization. The RST pin is active HIGH. It should be toggled from 0 -> 1 -> 0 at the starting of simulation before transactions are generated.

#### 2.1.2 Instantiating and Configuring the VIP

The following are steps to instantiate and configure the I2C system environment in your testbench environment.

◆ Instantiate the I2C system environment (svt\_i2c\_system\_env) in the build phase of your testbench environment.

```
svt_i2c_system_env i2c_system_env;

i2c_system_env =
        svt_i2c_system_env::type_id::create("i2c_system_env",
this);
```

◆ Create a customized I2C system configuration class by extending the I2C system configuration class (svt\_i2c\_system\_configuration) and specifies the required configuration parameters.
For example:

For more information on the configuration class, refer to the *svt\_i2c\_system\_configuration* and *svt\_i2c\_port\_configuration* Class References at the following locations:

```
$DESIGNWARE_HOME/vip/svt/i2c_svt/latest/doc/
i2c_svt_uvm_class_reference/html/
class_svt_i2c_system_configuration.html

$DESIGNWARE_HOME/vip/svt/i2c_svt/latest/doc/
i2c_svt_uvm_class_reference/html/
class_svt_i2c_port_configuration.html
```

◆ Construct the customized I2C system configuration and pass the configuration to the I2C system environment (instance of svt\_i2c\_system\_env) in the build phase of your testbench environment.

The cust\_svt\_i2c\_system\_configuration is the customized I2C configuration as defined in the previous step. The "cfg" is an instance of this configuration.

## 2.1.3 Creating a Test Sequence

The VIP provides a base sequence class for the I2C master agent (svt\_i2c\_master\_transaction\_base\_sequence) and the I2C slave agent (svt\_i2c\_slave\_transaction\_base\_sequence). You can extend these base sequences to create test sequences for the I2C master and slave agents.

For more information on the I2C transmitter and receiver base sequences, and the VIP sequence collection, refer to the Sequence Page of the VC VIP I2C Class Reference at the following location:

```
$DESIGNWARE_HOME/vip/svt/i2c_svt/latest/doc/
i2c_svt_uvm_class_reference/html/sequencepages.html
```

In addition, a list of random and directed sequences are available in the VIP examples. For more information on the example sequences, refer to the example directories at the following location:

```
$DESIGNWARE_HOME/vip/svt/i2c_svt/latest/examples/sverilog
```

#### 2.1.4 Creating a Test

You can create a VIP test by extending the uvm\_test class. In the build phase of the extended class, you construct the testbench environment and set the respective I2C transmitter and receiver sequences.

# 2.2 Compiling and Simulating a Test with the VIP

The steps for compiling and simulating a test with the VIP are described in the following sections:

- "Directory Paths for VIP Compilation"
- ◆ "VIP Compile-time Options"
- ◆ "VIP Runtime Option"

## 2.2.1 Directory Paths for VIP Compilation

You need to specify the following directory paths in the compilation commands for the compiler to load the VIP files.

```
+incdir+project_directory_path/include/sverilog
+incdir+project_directory_path/src/sverilog/simulator
+incdir+project_directory_path/src/verilog/simulator
+incdir+project_directory_path/include/verilog
```

Where, *project\_directory\_path* is your project directory and *simulator* is vcs, ncv or mti.

#### For example:

```
+incdir+/home/project1/testbench/vip/include/sverilog
+incdir+/home/project1/testbench/vip/src/sverilog/vcs
+incdir+/home/project1/testbench/vip/src/verilog/simulator
+incdir+/home/project1/testbench/vip/include/verilog
```

# 2.2.2 VIP Compile-time Options

The following are the required compile-time options for compiling a testbench with the VC VIP for I2C:

```
+define+SVT_UVM_TECHNOLOGY
+define+UVM_PACKER_MAX_BYTES=4096
+define+UVM_DISABLE_AUTO_ITEM_RECORDING
+define+SYNOPSYS_SV
```



UVM\_PACKER\_MAX\_BYTES define needs to be set to maximum value as required by each VIP title in your testbench. For example, if VIP title 1 needs UVM\_PACKER\_MAX\_BYTES to be set to 8192, and VIP title 2 needs UVM\_PACKER\_MAX\_BYTES to be set to 500000, you need to set UVM\_PACKER\_MAX\_BYTES to 500000.

| Macro                           | Description                                                                         |
|---------------------------------|-------------------------------------------------------------------------------------|
| SVT_UVM_TECHNOLOGY              | Specifies SystemVerilog based VIPs that are compliant with UVM                      |
| UVM_PACKER_MAX_BYTES            | Sets to 1500000 or greater                                                          |
| UVM_DISABLE_AUTO_ITEM_RECORDING | Disables the UVM automatic transaction begin and end event triggering and recording |
| SYNOPSYS_SV                     | Specifies SystemVerilog based VIPs that are compliant with UVM                      |

The following compile-time option is required if and only if you have created a user-defined file to override the VIP default values of the system constants such as scl\_high\_time\_ss and scl\_low\_time\_ss.

For more information, refer to Section 6.4, "Timing Parameters" of the VC Verification IP I2C UVM User Guide.

#### 2.2.3 VIP Runtime Option

No VIP specific runtime option is required to run simulations with the VIP. Only relevant UVM runtime options are required.

For example:

+UVM\_TESTNAME=directed\_test



# Summary of Commands, Documents, and Examples

#### A.1 Commands in This Document

Display VIP models and examples under the VIP installation directory specified by \$DESIGNWARE\_HOME:

```
% $DESIGNWARE_HOME/bin/dw_vip_setup -info home
```

Add VIP models to the project directory:

```
% $DESIGNWARE_HOME/bin/dw_vip_setup -path project_directory -add VIP_model
-svlog
```

Add VIP examples to the directory where the command is executed:

```
% $DESIGNWARE HOME/bin/dw vip setup -e VIP example -svlog
```

# A.2 Primary Documentation for VC VIP I2C

#### VC Verification IP UVM Installation and Setup Guide:

```
$DESIGNWARE_HOME/vip/svt/common/latest/doc/uvm_install.pdf
```

#### VC VIP I2C UVM User Guide:

```
$DESIGNWARE_HOME/vip/svt/i2c_svt/latest/doc/i2c_svt_uvm_user_guide.pdf
```

#### VC VIP I2C Getting Started Guide:

\$DESIGNWARE\_HOME/vip/svt/i2c\_svt/latest/doc/i2c\_svt\_uvm\_getting\_started.pdf

#### VC VIP I2C QuickStart:

```
$DESIGNWARE_HOME/vip/svt/i2c_svt/latest/examples/sverilog/
tb_i2c_svt_uvm_basic_sys/doc/tb_i2c_svt_uvm_basic_sys/index_basic.html
```

#### VC VIP I2C Class Reference:

\$DESIGNWARE\_HOME/vip/svt/i2c\_svt/latest/doc/i2c\_svt\_uvm\_class\_reference/html/
index.html

## VC VIP I2C Verification Plans:

\$DESIGNWARE\_HOME/vip/svt/i2c\_svt/latest/doc/VerificationPlans

# A.3 Example Home Directory

Directory that contains a list of VIP example directories:

\$DESIGNWARE\_HOME/vip/svt/i2c\_svt/latest/examples/sverilog

View simulation options for each example:

gmake help