Verification Continuum™

# VC Verification IP MIPI I3C UVM Getting Started Guide

Version Q-2020.06, June 2020



#### **Copyright Notice and Proprietary Information**

© 2020 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### Disclaimer

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at http://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

www.synopsys.com

## **Contents**

| Preface                                          |    |
|--------------------------------------------------|----|
| Chapter 1                                        |    |
| Overview of the Getting Started Guide            |    |
| Chapter 2                                        |    |
| Integrating the VIP into a User Testbench        |    |
| 2.1 VIP Testbench Integration Flow               |    |
| 2.2 Compiling and Simulating a Test with the VIP | 12 |
| Appendix A                                       |    |
| Summary of Commands, Documents, and Examples     |    |
| A.1 Commands in This Document                    | 14 |
| A.2 Primary Documentation for VC VIP MIPI I3C    | 14 |
| A.3 Example Home Directory                       |    |

#### **Preface**

#### **About This Document**

This Getting Started Guide presents information about integrating the VC VIP for MIPI I3C (referred to as VIP) into testbenches that are compliant with the SystemVerilog Universal Verification Methodology (UVM). You are assumed to be familiar with the MIPI I3C protocol and UVM.

#### **Web Resources**

- Documentation through SolvNet: <a href="https://solvnetplus.synopsys.com">https://solvnetplus.synopsys.com</a> (Synopsys password required)
- Synopsys Common Licensing (SCL): http://www.synopsys.com/keys

#### **Customer Support**

To register a problem, perform any of the following tasks:

- Go to https://solvnetplus.synopsys.com and open a case.
   Enter the information according to your environment and your issue.
- 2. Send an e-mail message to support\_center@synopsys.com
  - ◆ Include the Product name, Sub Product name, and Product version for which you want to register the problem.
- 3. Telephone your local support center.
  - ♦ North America:
    - Call 1-800-245-8005 from 7 AM to 5:30 PM Pacific time, Monday through Friday.
  - ♦ All other countries:
    - http://www.synopsys.com/Support/GlobalSupportCenters

1

## **Overview of the Getting Started Guide**

This Getting Started Guide presents information about integrating the VC VIP for MIPI I3C (referred to as VIP) into testbenches that are compliant with the SystemVerilog Universal Verification Methodology (UVM). Figure 1-1 is the VIP integration and test work flow presented in this document. The steps for setting up the VIP are documented in the VC Verification IP UVM Installation and Setup Guide. This guide is available on the SolvNet Download Center (click here -> VC VIP Library -> Q-2020.03-> Installation Guide) and in the VIP installation at the following location:

\$DESIGNWARE HOME/vip/svt/common/latest/doc/uvm install.pdf

The VIP setup should be completed before executing the steps in this document.

Figure 1-1 VIP Integration and Test Work Flow



You are assumed to be familiar with the MIPI I3C protocol and UVM. For more information on the VIP, refer to the VC Verification IP MIPI I3C UVM User Guide on SolvNet (click here) or in the VIP installation at the following location:

\$DESIGNWARE\_HOME/vip/svt/mipi\_i3c\_svt/latest/doc/mipi\_i3c\_svt\_uvm\_user\_guide.pdf

2

# Integrating the VIP into a User Testbench

The VC VIP for MIPI I3C provides a suite of advanced SystemVerilog verification components and data objects that are compliant to UVM. Integrating these components and objects into any UVM compliant testbench is straightforward. For a complete list of VIP components and data objects, refer to the main page of the VC VIP MIPI I3C Class Reference (only in HTML format) at the following location:

\$DESIGNWARE\_HOME/vip/svt/mipi\_i3c\_svt/latest/doc/mipi\_i3c\_svt\_uvm\_class\_reference/html/ index.html

#### 2.1 VIP Testbench Integration Flow

Figure 2-1 Top-level Architecture of an MIPI I3C VIP Testbench



Figure 2-1 is a top-level architecture of a simple VC VIP for MIPI-I3C testbench. The steps for integrating the VIP into a UVM testbench are described in the following sections:

- "Connecting the VIP to the DUT"
- "Instantiating and Configuring the VIP"
- "Creating a Test Sequence"
- "Creating a Test"

The code snippets presented in this chapter are generic and can be applied to any UVM compliant testbench. For more information on the code usage, refer to the following example:

\$DESIGNWARE HOME/vip/svt/i3c svt/latest/examples/sveriloq/tb i3c svt uvm basic sys

#### 2.1.1 Connecting the VIP to the DUT

The following are the steps to establish a connection between the VIP to the DUT in your top-level testbench:

Include the standard UVM and VIP files and packages.

```
/** Include the I3C SVT UVM package */
  `include "svt_mipi_i3c.uvm.pkg"
/** Import required packages */
import uvm_pkg::*;
import svt_uvm_pkg::*;
import svt_mipi_i3c_uvm_pkg::*;
```

Instantiate and connect the top-level I3C interfaces (svt\_mipi\_i3c\_if) to a system clock.

```
svt_mipi_i3c_if i3c_if (SystemClock);

Toggle reset pin of interface from 0 ->1 -> 0.
initial begin
assign i3c_if.RST = 0;
#5;
assign i3c_if.RST = 1;
#5;
assign i3c_if.RST = 0;
end
```

Instantiate MIPI-I3C master and slave BFM wrappers to act as master and slave

```
/** Intantiate Master Wrappers */
svt_mipi_i3c_master_wrapper #(.AGENT_ID(0)) Master0 (i3c_if);
svt_mipi_i3c_master_wrapper #(.AGENT_ID(1)) Master1 (i3c_if);

/** Intantiate Slave Wrappers */
svt_mipi_i3c_slave_wrapper #(.AGENT_ID(0)) Slave0 (i3c_if);
svt_mipi_i3c_slave_wrapper #(.AGENT_ID(1)) Slave1 (i3c_if);
```

#### **J** Note

Specifying the above BFM wrapper instantiations in the top-level testbench file are mandatory. These statements must be specified to ensure proper VIP operations. If only a single master or slave is used, it is mandatory to instantiate at least one master and one slave wrapper, and specify the unused components as PASSIVE. If multiple components such as multiple masters or multiple slaves are created, then a unique agent ID must be specified in each wrapper module instantiation.

Connect the top-level MIPI-I3C interface to the DUT and the I3C system environment. Specify one of the following two DUT instantiations:

```
dut dut_inst(i3c_if);

/** Set the Master Interface to factory */
uvm_config_db#(virtual svt_mipi_i3c_if)::set(uvm_root::get(),
   "uvm_test_top.env", "vif", i3c_if);
```

The uvm\_config\_db command connects the top-level I3C interface to the virtual interface of the MIPI-I3C system environment. The uvm\_test\_top represents the top-level module in the UVM environment. The *env* is an instance of your testbench environment.

#### Note Note

The reset pin (RST) of the i3c interface should be driven by toggled reset to allow proper VIP internal initialization. The RST pin is active HIGH. It should be toggled from 0 -> 1 -> 0 at the starting of simulation before transactions are generated.

#### 2.1.2 Instantiating and Configuring the VIP

The following are steps to instantiate and configure the MIPI-I3C system environment in your testbench environment.

❖ Instantiate the I3C system environment (svt\_mipi\_i3c\_system\_env) in the build phase of your testbench environment.

```
svt_mipi_i3c_system_env i3c_system_env;
i3c_system_env = svt_mipi_i3c_system_env::type_id::create("i3c_system_env",
this);
```

Create a customized I3C system configuration class by extending the I3C system configuration class (svt\_mipi\_i3c\_system\_configuration) and specifies the required configuration parameters.

For example:

```
class cust_svt_mipi_i3c_system_configuration extends
    svt_mipi_i3c_system_configuration;
    function new(string name="cust_svt_mipi_i3c_system_configuration");
    super.new(name);

/** Set mode */
    foreach(this.master_cfg[i])
    this.master_cfg[i].is_active = 1;
    foreach(this.slave_cfg[i])
    this.slave_cfg[i].is_active = 1;
    endfunction
    endclass
```

For more information on the configuration class, see the svt\_mipi\_i3c\_agent\_configuration Class References at the following locations:

\$DESIGNWARE\_HOME/vip/svt/i3c\_svt/latest/doc/i3c\_svt\_uvm\_class\_reference/html/class\_svt\_
mipi\_i3c\_agent\_configuration.html

#### 2.1.3 Creating a Test Sequence

The VIP provides a base sequence class for the I3C master agent (svt\_mipi\_i3c\_master\_transaction\_base\_sequence) and the I3C slave agent (svt\_mipi\_i3c\_slave\_transaction\_base\_sequence). You can extend these base sequences to create test sequences for the I3C master and slave agents.

For more information on the I3C master and slave base sequences, and the VIP sequence collection, refer to the Sequence Page of the VC VIP I3C Class Reference at the following location:

\$DESIGNWARE\_HOME/vip/svt/mipi\_i3c\_svt/latest/doc/mipi\_i3c\_svt\_uvm\_class\_reference
/html/sequencepages.html

In addition, a list of random and directed sequences are available in the VIP examples. For more information on the example sequences, refer to the example directories at the following location:

\$DESIGNWARE\_HOME/vip/svt/mipi\_i3c\_svt/latest/examples/sverilog

#### 2.1.4 Creating a Test

You can create a VIP test by extending the uvm\_test class. In the build phase of the extended class, you can construct the testbench environment and set the respective I3C master and slave sequences.

```
cslave_cfg[1].slv_type == svt_mipi_i3c_configuration::I3C_SLV;
}
      ) begin
      `svt error("build phase", "Randomization failure.");
    cfg.master_cfg[0].is_active = 1;
    cfg.master_cfg[1].is_active = 1;
    cfg.master_cfg[1].device_static_address
                                                 = 'h31;
    cfg.master_cfg[1].device_dynamic_address = 'h34;
    cfg.slave_cfg[0].is_active = 1;
cfg.slave_cfg[0].device_static_address =
`SVT_MIPI_I3C_DEFAULT_STATIC_ADDRESS;
   cfg.slave_cfg[0].legacy_i2c_slave_type = `SVT_MIPI_I3C_I2C_GENERIC
;
    cfg.slave_cfg[1].is_active = 1;
    cfg.slave_cfg[1].device_static_address
                                                     = 'h00;
    cfg.slave_cfg[1].device_dynamic_address
                                                     = 'h35;
   // Version 0.7r1, Section 5.1.4.2 : Notice that there is no possibility for two or
```

```
cfg.master_cfg[1].reg_cfg.bus_char_reg = 8'b1101_0010;
   cfg.master_cfg[1].reg_cfg.device_char_reg = 8'b1101_0011;
   cfg.slave_cfg[0].reg_cfg.legacy_i2c_device_char_reg = 8'b1101_0001;
   cfg.slave cfg[1].reg cfg.bus char reg
                                            = 8'b1101 0100;
   cfg.slave_cfg[1].reg_cfg.device_char_reg = 8'b1101_0101;
   cfg.slave_cfg[0].device_static_address =
`SVT_MIPI_I3C_DEFAULT_STATIC_ADDRESS; // Set Slave Address
  cfg.slave cfg[0].legacy i2c slave type = `SVT MIPI I3C I2C GENERIC
; // Set Slave as Generic
   cfg.master_cfg[0].timing_cfg.i2c_scl_high_time_fs = 1300;
   cfg.master_cfg[0].timing_cfg.i2c_scl_low_time_fs = 600;
   cfg.master_cfg[0].timing_cfg.i2c_scl_rise_time_fs = 300;
   cfg.master_cfg[0].timing_cfg.i2c_scl_fall_time_fs = 300;
   cfg.master_cfg[1].timing_cfg.i2c_scl_high_time_fs = 1300;
   cfg.master_cfg[1].timing_cfg.i2c_scl_low_time_fs = 600;
   cfg.master_cfg[1].timing_cfg.i2c_scl_rise_time_fs = 300;
   cfg.master_cfg[1].timing_cfg.i2c_scl_fall_time_fs = 300;
   cfg.slave_cfg[0].timing_cfg.i2c_scl_high_time_fs = 1300;
   cfg.slave cfg[0].timing cfg.i2c scl low time fs
                                                      = 600;
   cfg.slave cfg[0].timing cfg.i2c scl rise time fs = 300;
   cfg.slave_cfg[0].timing_cfg.i2c_scl_fall_time_fs = 300;
   cfg.slave_cfg[1].timing_cfg.i2c_scl_high_time_fs = 1300;
   cfg.slave_cfg[1].timing_cfg.i2c_scl_low_time_fs
                                                      = 600;
   cfg.slave_cfg[1].timing_cfg.i2c_scl_rise_time_fs = 300;
   cfg.slave_cfg[1].timing_cfg.i2c_scl_fall_time_fs = 300;
```

```
uvm_config_db#(uvm_object_wrapper)::set(this,"env.i3c_system_env.sequence
r.main_phase",
"default_sequence",i3c_default_virtual_sequence::type_id::get());
```

#### 2.2 Compiling and Simulating a Test with the VIP

The steps for compiling and simulating a test with the VIP are described in the following sections:

- "Directory Paths for VIP Compilation"
- "VIP Compile-time Options"
- "VIP Runtime Option"

#### 2.2.1 Directory Paths for VIP Compilation

You need to specify the following directory paths in the compilation commands for the compiler to load the VIP files.

- +incdir+project\_directory\_path/include/sverilog
- +incdir+project\_directory\_path/src/sverilog/simulator

Where, project\_directory\_path is your project directory and simulator is vcs, ncv, or mti.

For example:

- +incdir+/home/project1/testbench/vip/include/sverilog
- +incdir+/home/project1/testbench/vip/src/sverilog/vcs

#### 2.2.2 VIP Compile-time Options

The following are the required compile-time options for compiling a testbench with the VC VIP for I3C:

- +define+SVT\_UVM\_TECHNOLOGY
- +define+UVM\_PACKER\_MAX\_BYTES=1500000
- ♦ +define+UVM\_DISABLE\_AUTO\_ITEM\_RECORDING
- +define+SYNOPSYS\_SV

For more information, see *Timing Parameters* section in the VC Verification IP I3C UVM User Guide.

#### Note Note

UVM\_PACKER\_MAX\_BYTES define needs to be set to maximum value as required by each VIP title in your testbench. For example, if VIP title 1 needs UVM\_PACKER\_MAX\_BYTES to be set to 8192, and VIP title 2 needs UVM\_PACKER\_MAX\_BYTES to be set to 500000, you need to set UVM\_PACKER\_MAX\_BYTES to 500000.

#### 2.2.3 VIP Runtime Option

No VIP specific runtime option is required to run simulations with the VIP. Only relevant UVM runtime options are required.

For example:

+UVM\_TESTNAME=directed\_test



# Summary of Commands, Documents, and Examples

#### A.1 Commands in This Document

- Display VIP models and examples under the VIP installation directory specified by \$DESIGNWARE\_HOME:
  - % \$DESIGNWARE\_HOME/bin/dw\_vip\_setup -info home
- ❖ Add VIP models to the project directory:
  - % \$DESIGNWARE\_HOME/bin/dw\_vip\_setup -path project\_directory -add VIP\_model
    -svlog
- ❖ Add VIP examples to the directory where the command is executed:
  - % \$DESIGNWARE\_HOME/bin/dw\_vip\_setup -e VIP\_example -svlog

#### A.2 Primary Documentation for VC VIP MIPI I3C

- VC Verification IP UVM Installation and Setup Guide:
  - \$DESIGNWARE\_HOME/vip/svt/common/latest/doc/uvm\_install.pdf
- ❖ VC VIP I3C UVM User Guide:
  - \$DESIGNWARE\_HOME/vip/svt/mipi\_i3c\_svt/latest/doc/i3c\_svt\_uvm\_user\_guide.pdf
- VC VIP I3C Getting Started Guide:
  - \$DESIGNWARE\_HOME/vip/svt/mipi\_i3c\_svt/latest/doc/i3c\_svt\_uvm\_getting\_started.pdf
- ❖ VC VIP I3C Class Reference:
  - \$DESIGNWARE\_HOME/vip/svt/mipi\_i3c\_svt/latest/doc/i3c\_svt\_uvm\_class\_reference/html/index. html
- VC VIP I3C Verification Plans:
  - \$DESIGNWARE HOME/vip/svt/mipi i3c svt/latest/doc/VerificationPlans

#### A.3 Example Home Directory

Directory that contains a list of VIP example directories:

\$DESIGNWARE\_HOME/vip/svt/mipi\_i3c\_svt/latest/examples/sverilog

View simulation options for each example:

gmake help