Verification Continuum™

# VC Verification IP MIPI SPMI UVM Getting Started Guide

Version Q-2020.06, June 2020



#### **Copyright Notice and Proprietary Information**

© 2020 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### Disclaimer

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at http://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

www.synopsys.com

#### **Contents**

| Preface                                             |    |
|-----------------------------------------------------|----|
| Chapter 1 Overview of the Getting Started Guide     | 5  |
| Chapter 2 Integrating the VIP into a User Testbench |    |
| 2.1.2 Instantiating and Configuring the VIP         |    |
| 2.1.3 Creating a Test Sequence                      |    |
| 2.1.4 Creating a Test                               |    |
| 2.2 Compiling and Simulating a Test with the VIP    |    |
| 2.2.1 Directory Paths for VIP Compilation           |    |
| 2.2.2 VIP Compile-time Options                      | 12 |
| 2.2.3 VIP Runtime Option                            |    |
| A.1 Commands in This Document                       |    |
| A.2 Primary Documentation for VC VIP MIPI SPMI      |    |
| A.3 Example Home Directory                          |    |

#### **Preface**

#### **About This Document**

This Getting Started Guide presents information about integrating the VC VIP for MIPI SPMI (referred to as VIP) into testbenches that are compliant with the SystemVerilog Universal Verification Methodology (UVM). You are assumed to be familiar with the MIPI SPMI protocol and UVM.

#### **Web Resources**

- Documentation through SolvNetPlus: https://solvnetplus.synopsys.com(Synopsys password required)
- Synopsys Common Licensing (SCL): http://www.synopsys.com/keys

#### **Customer Support**

To obtain support for your product, choose one of the following:

To register a problem, perform any of the following tasks:

- Go to https://solvnetplus.synopsys.com and open a case.
   Enter the information according to your environment and your issue.
- 2. Send an e-mail message to <a href="mailto:support\_center@synopsys.com">support\_center@synopsys.com</a>
  - ◆ Include the Product name, Sub Product name, and Product version for which you want to register the problem.
- 3. Telephone your local support center.
  - ♦ North America:
    - Call 1-800-245-8005 from 7 AM to 5:30 PM Pacific time, Monday through Friday.
  - ♦ All other countries:

http://www.synopsys.com/Support/GlobalSupportCenters

## 1 Overview of the Getting Started Guide

This Getting Started Guide presents information about integrating the VC VIP for MIPI SPMI (referred to as VIP) into testbenches that are compliant with the SystemVerilog Universal Verification Methodology (UVM). Figure 1-1 is the VIP integration and test work flow presented in this document. The steps for setting up the VIP are documented in the *VC Verification IP UVM Installation and Setup Guide*. This guide is available on the SolvNet Download Centre (click here -> VC VIP Library -> Q-2020.03-> Installation Guide) and in the VIP installation at the following location:

\$DESIGNWARE\_HOME/vip/svt/common/latest/doc/uvm\_install.pdf

The VIP setup should be completed before executing the steps in this document.

Setting Up the VIP Integrating the VIP VIP Stimulus Simulation Install VIP Instantiation Generation Connect Create Simulate Interfaces Sequence Test Set VIP Licenses Instantiate Create Debug Create VIP Test Simulation Project Directory Configure Run VIP Sanity Test

Figure 1-1 VIP Integration and Test Work Flow

You are assumed to be familiar with the MIPI SPMI protocol and UVM. For more information on the VIP, see the *VC Verification IP MIPI SPMI UVM User Guide* on SolvNet (click here) or in the VIP installation at the following location:

\$DESIGNWARE\_HOME/vip/svt/mipi\_spmi\_svt/latest/doc/mipi\_spmi\_svt\_uvm\_user\_quide.pdf

## 2 Integrating the VIP into a User Testbench

The VC VIP for MIPI SPMI provides a suite of advanced SystemVerilog verification components and data objects that are compliant to UVM. Integrating these components and objects into any UVM compliant testbench is straightforward. For a complete list of VIP components and data objects, see the main page of the VC VIP MIPI SPMI Class Reference (only in HTML format) at the following location:

\$DESIGNWARE\_HOME/vip/svt/mipi\_spmi\_svt/latest/doc/mipi\_spmi\_svt\_uvm\_class\_reference/html/index.html

#### 2.1 VIP Testbench Integration Flow

The MIPI SPMI agent (svt\_mipi\_spmi\_agent) is the top-level component provided by the VIP for modeling SPMI Master and Slave devices. This generic agent encapsulates the following components:

- Sequencer
- Monitor
- Driver

You can instantiate and construct the MIPI SPMI agent in the top-level environment of your UVM testbench.

Figure 2-1 Top-level Architecture of a MIPI SPMI VIP Testbench



Figure 2-1 is a top-level architecture of a simple VC VIP for MIPI SPMI testbench. The steps for integrating the VIP into a UVM testbench are described in the following sections:

- "Connecting the VIP to the DUT"
- "Instantiating and Configuring the VIP"
- "Creating a Test Sequence"
- "Creating a Test"

The code snippets presented in this chapter are generic and can be applied to any UVM compliant testbench. For more information on the code usage, see the following example:

```
$DESIGNWARE_HOME/vip/svt/mipi_spmi_svt/latest/examples/sverilog/
tb_mipi_spmi_svt_uvm_basic_sys
```

#### 2.1.1 Connecting the VIP to the DUT

The following are the steps to establish a connection between the VIP to the DUT in your top-level testbench:

Include the standard UVM and VIP files and packages.

```
`include "svt_mipi_spmi.uvm.pkg"

import uvm_pkg::*;
import svt_uvm_pkg::*;
import svt_mipi_spmi_uvm_pkg::*;
```

#### 2.1.1.1 Topology: DUT as Master or Slave or Both

If Rx VIP, then follow the following steps:

❖ In testbench top, import UVM package, macros and SPMI UVM package. Instantiate SPMI interface.

```
svt_mipi_spmi_system_if system_if();
```

❖ Declare global slck and sdata signals in top file.

```
wire sclk, sdata;
  genvar i;
  genvar j;
  generate
    for (j=0; j<`SVT_MIPI_SPMI_MAX_NUM_MASTERS; j++) begin : wrapper_mm</pre>
      mipi_spmi_svt_hdl_interconnect
master_interconnect_wrapper(system_if.master_if[j].sdata,sdata,
system_if.master_if[j].sclk,sclk);
    end
  endgenerate
  generate
    for (j=0; j<`SVT_MIPI_SPMI_MAX_NUM_SLAVES; j++) begin : wrapper_ss
      mipi_spmi_svt_hdl_interconnect
slave_interconnect_wrapper(system_if.slave_if[j].sdata, sdata,
system_if.slave_if[j].sclk, sclk);
    end
  endgenerate
  generate
    for (j=0; j<`SVT_MIPI_SPMI_MAX_NUM_MASTERS; j++) begin : wrapper_11
      for (i=0; i<`SVT MIPI SPMI MAX NUM MASTERS; i++) begin : wrapper 12
        mipi_spmi_svt_hdl_interconnect_1
interconnect_wrapper_1(system_if.master_if[j].sdata_en_master[i],
system_if.master_if[i].sdata_en);
      end
    end
  endgenerate
  generate
    for (j=0; j<`SVT_MIPI_SPMI_MAX_NUM_MASTERS; j++) begin : wrapper_13</pre>
      for (i=0; i<`SVT_MIPI_SPMI_MAX_NUM_SLAVES; i++) begin : wrapper_14
        mipi_spmi_svt_hdl_interconnect_1
interconnect_wrapper_2(system_if.master_if[j].sdata_en_slave[i],
system_if.slave_if[i].sdata_en);
      end
    end
  endgenerate
```

```
generate
    for (j=0; j<`SVT_MIPI_SPMI_MAX_NUM_MASTERS; j++) begin : wrapper_31
      for (i=0; i<`SVT MIPI SPMI MAX NUM MASTERS; i++) begin : wrapper 32
        mipi_spmi_svt_hdl_interconnect_2
interconnect_wrapper_5(system_if.master_if[j].sclk_en_master[i],
system_if.master_if[i].sclk_en);
      end
    end
  endgenerate
generate
    for (j=0; j<`SVT_MIPI_SPMI_MAX_NUM_SLAVES; j++) begin : wrapper_21</pre>
      for (i=0; i<`SVT MIPI SPMI MAX NUM MASTERS; i++) begin : wrapper 22
        mipi_spmi_svt_hdl_interconnect_1
interconnect wrapper 3(system if.slave if[j].sdata en master[i],
system_if.master_if[i].sdata_en);
      end
    end
  endgenerate
  generate
    for (j=0; j<`SVT_MIPI_SPMI_MAX_NUM_SLAVES; j++) begin : wrapper_23
      for (i=0; i<`SVT_MIPI_SPMI_MAX_NUM_SLAVES; i++) begin : wrapper_24
        mipi_spmi_svt_hdl_interconnect_1
interconnect_wrapper_4(system_if.slave_if[j].sdata_en_slave[i],
system_if.slave_if[i].sdata_en);
      end
    end
  endgenerate
generate
    for (j=0; j<`SVT_MIPI_SPMI_MAX_NUM_SLAVES; j++) begin : wrapper_41
      for (i=0; i<`SVT MIPI SPMI MAX NUM MASTERS; i++) begin : wrapper 42
        mipi_spmi_svt_hdl_interconnect_2
interconnect_wrapper_6(system_if.slave_if[j].sclk_en_master[i],
system_if.master_if[i].sclk_en);
      end
    end
  endgenerate
```

❖ Connect top-level SPMI system interface to Virtual interface of SPMI system environment.

```
uvm_config_db#(svt_mipi_spmi_system_vif)::set(uvm_root::get(),
   "uvm_test_top.env","system_vif", system_if);
```

The  $uvm\_config\_db$  command connects the top-level MIPI SPMI interface to the virtual interface of the MIPI SPMI system environment. The  $uvm\_test\_top$  represents the top-level module in the UVM environment. The env is an instance of your testbench environment. The  $system\_env$  is instance of MIPI SPMI system environment .

#### 2.1.2 Instantiating and Configuring the VIP

The following are steps to instantiate and configure the MIPI SPMI system environment in your testbench environment.

Create a customized MIPI SPMI system configuration class by extending the MIPI SPMI system configuration class (svt\_mipi\_spmi\_system\_configuration) and specifying the required configuration parameters.

For example:

```
class cust_svt_mipi_spmi_system_configuration extends
svt mipi spmi system configuration;
  function new(string name =
"cust svt mipi spmi system configuration");
    super.new(name);
    /** Set number of masters and slaves */
    this.num masters = 4;
    this.num slaves = 4;
    /** Set the Master/Slave ID's and clock frequency
    foreach(this.master cfg[i]) begin
      this.master cfq[i].master id = i;
      this.master cfg[i].t bt bito = t bt bito;
      this.master cfg[i].t sdataz = $urandom range(0,9);
      this.master_cfg[i].t_sclk = rand_clk_gen.t_sclk[i];
this.master_cfg[i].enable_data_and_sclk_en_signal_checks = 1;
    foreach(this.slave cfq[i]) begin
      this.slave cfq[i].slave id = i;
      this.slave cfq[i].t bt bito = t bt bito;
      this.slave_cfg[i].t_sdataz = $urandom_range(0,9);
     this.slave cfq[i].enable data and sclk en signal checks
= 1;
    end
   /** Enabling coverage for Master/Slave */
    for(int i=0; i<this.num_masters; i++) begin</pre>
      this.master cfq[i]=new();
      this.master cfg[i].enable device cov = 1;
      this.master cfg[i].enable device xml gen = 1;
      this.master_cfg[i].enable_device_chk_pass_cov = 1;
      thiss.master_cfg[i].enable_device_chk_fail_cov = 1;
    end
   for(int i=0; i<this.num slaves; i++) begin</pre>
      this.slave cfq[i]=new();
      this.slave_cfg[i].enable_device_cov = 1;
      this.slave cfg[i].enable device xml gen = 1;
      this.slave_cfg[i].enable_device_chk_pass_cov = 1;
      this.slave cfq[i].enable device chk fail cov = 1;
    end
 endfunction
endclass
```

For more information on the configuration class, see the svt\_mipi\_spmi\_configuration,

svt\_mipi\_spmi\_agent\_configuration and svt\_mipi\_spmi\_system\_configuration Class References at the following locations:

```
$DESIGNWARE_HOME/vip/svt/mipi_spmi_svt/latest/doc/
mipi_spmi_svt_uvm_class_reference/html/
class_svt_mipi_spmi_configuration.html

$DESIGNWARE_HOME/vip/svt/mipi_spmi_svt/latest/doc/
mipi_spmi_svt_uvm_class_reference/html/
class_svt_mipi_spmi_agent_configuration.html

$DESIGNWARE_HOME/vip/svt/mipi_spmi_svt/latest/doc/
mipi_spmi_svt_uvm_class_reference/html/
class_svt_mipi_spmi_system_configuration.html
```

Construct the customized MIPI SPMI system configuration and pass the configuration to the MIPI SPMI system environment (instance of svt\_mipi\_spmi\_system\_env) in the build phase of your testbench environment.

The cust\_svt\_mipi\_spmi\_system\_configuration is the customized MIPI SPMI system configuration as defined in the previous step. The cfg is an instance of this configuration.

#### 2.1.3 Creating a Test Sequence

The VIP provides a base sequence class for the MIPI SPMI Master and Slave agents (svt\_mipi\_spmi\_transaction\_sequence\_collection). You can extend this base sequence to create test sequences for the MIPI SPMI Master and Slave agents.

For more information on the MIPI SPMI base sequence, and the VIP sequence collection, see the Sequence Page of the *VC VIP MIPI SPMI Class Reference* at the following location:

```
$DESIGNWARE_HOME/vip/svt/mipi_spmi_svt/latest/doc/
mipi_spmi_svt_uvm_class_reference/html/sequencepages.html
```

In addition, a list of random and directed sequences are available in the VIP examples. For more information on the example sequences, see the example directories at the following location:

```
$DESIGNWARE_HOME/vip/svt/mipi_spmi_svt/latest/examples/sverilog
```

#### 2.1.4 Creating a Test

You can create a VIP test by extending the uvm\_test class. In the build phase of the extended class, you construct the testbench environment and set the respective MIPI SPMI sequences.

```
class base_test extends uvm_test;

//Build phase
env = mipi_spmi_svt_basic_env::type_id::create("env", this);

//Set the required sequence to the virtual sequencer
    uvm_config_db#(uvm_object_wrapper)::set(this, "env.sequencer.main_phase",
    "default_sequence", mipi_spmi_svt_default_virtual_sequence::type_id::get());
```

#### 2.2 Compiling and Simulating a Test with the VIP

The steps for compiling and simulating a test with the VIP are described in the following sections:

- "Directory Paths for VIP Compilation"
- "VIP Compile-time Options"
- "VIP Runtime Option"

#### 2.2.1 Directory Paths for VIP Compilation

You need to specify the following directory paths in the compilation commands for the compiler to load the VIP files.

#### 2.2.2 VIP Compile-time Options

The following are the required compile-time options for compiling a testbench with the VC VIP for MIPI SPMI:

```
+define+SVT_UVM_TECHNOLOGY
+define+UVM_DISABLE_AUTO_ITEM_RECORDING
+define+SYNOPSYS_SV
```

| Macro                           | Description                                                                         |
|---------------------------------|-------------------------------------------------------------------------------------|
| SVT_UVM_TECHNOLOGY              | Specifies SystemVerilog based VIPs that are compliant with UVM                      |
| UVM_DISABLE_AUTO_ITEM_RECORDING | Disables the UVM automatic transaction begin and end event triggering and recording |
| SYNOPSYS_SV                     | Specifies SystemVerilog based VIPs that are compliant with UVM                      |

#### 2.2.3 VIP Runtime Option

No VIP specific runtime option is required to run simulations with the VIP. Only relevant UVM runtime options are required.

For example,

+UVM\_TESTNAME=base\_test

## A Summary of Commands, Documents, and Examples

#### A.1 Commands in This Document

Display VIP models and examples under the VIP installation directory specified by \$DESIGNWARE\_HOME:

```
% $DESIGNWARE_HOME/bin/dw_vip_setup -info home
```

Add VIP models to the project directory:

```
% $DESIGNWARE_HOME/bin/dw_vip_setup -path project_directory -add VIP_model
-svlog
```

Add VIP examples to the directory where the command is executed:

```
% $DESIGNWARE_HOME/bin/dw_vip_setup -e VIP_example -svlog
```

#### A.2 Primary Documentation for VC VIP MIPI SPMI

VC VIP UVM Installation and Setup Guide:

\$DESIGNWARE\_HOME/vip/svt/common/latest/doc/uvm\_install.pdf

VC VIP MIPI SPMI UVM User Guide:

\$DESIGNWARE\_HOME/vip/svt/mipi\_spmi\_svt/latest/doc/mipi\_spmi\_svt\_uvm\_user\_guide.pdf

VC VIP MIPI SPMI UVM Getting Started Guide:

\$DESIGNWARE\_HOME/vip/svt/mipi\_spmi\_svt/latest/doc/mipi\_spmi\_svt\_uvm\_getting\_started.pdf

VC VIP MIPI SPMI Class Reference:

\$DESIGNWARE\_HOME/vip/svt/mipi\_spmi\_svt/latest/doc/mipi\_spmi\_svt\_uvm\_class\_reference/html/index.html

VC VIP MIPI SPMI Verification Plans:

\$DESIGNWARE\_HOME/vip/svt/mipi\_spmi\_svt/latest/doc/VerificationPlans

#### A.3 Example Home Directory

Directory that contains a list of VIP example directories: \$DESIGNWARE\_HOME/vip/svt/mipi\_spmi\_svt/latest/examples/sverilog View simulation options for each example,

gmake help