Verification Continuum™

# VC Verification IP UART UVM User Guide

Version Q-2020.06, June 2020



### **Copyright Notice and Proprietary Information**

© 2020 Synopsys, Inc. All rights reserved. This software and documentation contain confidential and proprietary information that is the property of Synopsys, Inc. The software and documentation are furnished under a license agreement and may be used or copied only in accordance with the terms of the license agreement. No part of the software and documentation may be reproduced, transmitted, or translated, in any form or by any means, electronic, mechanical, manual, optical, or otherwise, without prior written permission of Synopsys, Inc., or as expressly provided by the license agreement.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html
All other product or company names may be trademarks of their respective owners.

#### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

www.synopsys.com

# **Contents**

| Contents                                       | 5  |
|------------------------------------------------|----|
| Preface                                        | Q  |
| About This Guide                               |    |
| Guide Organization                             |    |
| Customer Support                               |    |
| Customer support                               |    |
| Chapter 1                                      |    |
| Introduction                                   |    |
| 1.1 Product Overview                           |    |
| 1.2 User Prerequisites                         |    |
| 1.3 References                                 |    |
| 1.4 Language and Simulator Support             |    |
| 1.5 Product Features                           |    |
| 1.5.1 Protocol Features                        |    |
| 1.5.2 Verification Features                    |    |
| 1.6 Methodology Features                       |    |
| 1.7 Protocol Limitations                       |    |
| 1.8 Verification and Methodology Limitations   |    |
| Chapter 2                                      |    |
| Download and Installation                      |    |
| 2.1 Hardware Requirements                      |    |
| 2.2 Software Requirements                      |    |
| 2.2.1 Platform or OS and Simulator Software    |    |
| 2.2.2 SCL Software                             |    |
| 2.2.3 Third-Party Software                     |    |
| 2.3 Preparing for Installation                 |    |
| 2.4 Downloading and Installing                 |    |
| 2.4.1 Downloading From EST (Download Center)   |    |
| 2.4.2 Downloading Using FTP With a Web Browser |    |
| 2.5 Licensing                                  |    |
| 2.5.1 License Keys                             |    |
| 2.5.2 License Polling                          |    |
| 2.5.3 Simulation License Suspension            |    |
| 2.6 Environment Variable and Path Settings     | 20 |
| 2.7 The dw_vip_setup Administrative Tool       |    |
| 2.7.1 Setting Environment Variables            |    |
| 2.7.2 The dw_vip_setup Command                 |    |
| 2.8 Reporting Model and Example Versions       | 25 |

#### Contents

| Chapter 3                                                         |    |
|-------------------------------------------------------------------|----|
| Design Directory Maintenance                                      | 29 |
| 3.1 Adding a Single VIP                                           | 29 |
| 3.2 Include and Import VIP Files into Your Test Environment       | 30 |
| 3.3 VIP Compile-Time and Runtime Options                          |    |
| 3.4 Verifying Installation                                        |    |
| 3.4.1 Installing and Running Examples                             |    |
| 3.4.2 Verifying License Setup                                     |    |
| Chapter 4                                                         |    |
| Overview of the VIP                                               | 37 |
| 4.1 Introduction to UVM                                           |    |
| 4.2 VIP in a UVM Environment                                      |    |
| 4.2.1 VIP Agent                                                   |    |
| 4.2.2 Active and Passive Mode                                     |    |
| 4.3 VIP User Interface                                            |    |
| 4.3.1 Configuration Objects                                       |    |
| 4.3.2 Transaction Objects                                         |    |
| 4.3.3 Analysis Ports                                              |    |
| 4.3.4 Constraints                                                 |    |
| 4.3.5 Exceptions                                                  |    |
| 4.3.6 Callbacks                                                   |    |
| 4.3.7 Interfaces and Modports                                     |    |
| 4.3.8 Events                                                      |    |
| 4.3.9 Logging                                                     |    |
|                                                                   |    |
| 4.4 Functional Coverage                                           |    |
| 4.4.2 Coverage Callback Classes                                   |    |
| 4.4.3 Enabling Built-In Coverage                                  |    |
| 4.5 Protocol Checks                                               |    |
| 4.6 Sequence Collection                                           |    |
| 4.0 Sequence Conection                                            |    |
| Chapter 5                                                         |    |
| Verification Topologies                                           |    |
| 5.1 DTE DUT and DCE VIP                                           |    |
| 5.2 DCE DUT and DTE VIP                                           |    |
| 5.3 DTE DUT With Passive DTE VIP and DCE VIP                      |    |
| 5.4 DTE VIP and DCE DUT With Passive DCE VIP                      |    |
| 5.5 DTE DUT With Passive DTE VIP and DCE DUT With Passive DCE VIP |    |
| 5.6 UART VIP UVM Integration Reference                            |    |
| 5.6.1 Introduction                                                |    |
| 5.6.2 Inclusion of VIP files                                      | 61 |
| 5.6.3 Integration of UART VIP in a UVM-Based Setup                | 61 |
| Chapter 6                                                         |    |
| VIP Tools                                                         | 69 |
| 6.1 Verification Planner                                          |    |
| 6.2 Source Code Visibility                                        |    |
| 6.3 Protocol Analyzer Support                                     |    |
| 6.4 Using Native Protocol Analyzer for Debugging                  |    |

|            | 6.4.1 Introduction                                    | 70  |
|------------|-------------------------------------------------------|-----|
|            | 6.4.2 Prerequisites                                   | 70  |
|            | 6.4.3 Invoking Protocol Analyzer                      |     |
|            | 6.4.4 Documentation                                   |     |
|            | 6.4.5 Limitations                                     |     |
| C1 .       |                                                       |     |
| Chaptei    |                                                       | 72  |
|            | Notes                                                 |     |
| •          | 7.1 Protocol Usage Notes                              |     |
|            | 7.1.1 UART Transaction Properties                     |     |
|            | 7.1.2 Flow Control                                    |     |
|            | 7.1.3 Fractional Baud Rate Divisor                    |     |
|            | 7.2 Verification Usage Notes                          |     |
|            | 7.2.1 UART UVM Scenario Reference Guide               |     |
|            | 7.2.2 Example of Full Hardware Handshaking            |     |
|            | 7.2.3 Example of Full Hardware Handshaking With Delay | 90  |
|            | 7.2.4 Example of Software Handshaking                 |     |
|            | 7.2.5 Example of Software Handshaking With Delay      |     |
|            | 7.3 Setting Verbosity Levels                          |     |
|            | 7.3.1 Setting Verbosity in the Testbench              |     |
|            | 7.3.2 Setting Verbosity During Runtime                |     |
|            | 7.4 Application Note for UART RS-485 Mode             |     |
|            | 7.5 SolvNet Articles                                  | 100 |
| Chaptei    | r 8                                                   |     |
|            |                                                       | 101 |
|            | 8.1 Setting Up and Using Protocol Analyzer            |     |
|            | 8.1.1 Methodology Challenges                          |     |
|            | 8.1.2 Protocol Objects                                |     |
|            | 8.2 Setting Up and Using Verdi                        |     |
|            | 8.2.1 Transaction Debugging                           |     |
|            | 8.2.2 Debugging Constraints With Verdi                |     |
|            | 8.3 Unified Command-Line Interface                    | 108 |
| <b>A</b> : | 1. A                                                  |     |
| Append     |                                                       | 400 |
|            | ing Problems                                          |     |
|            | A.1 Initial Customer Information                      |     |
|            | A.1.1 Describing Your Issue                           |     |
|            | A.1.2 Describing Your Verification Environment        |     |
|            | A.1.3 Creating a Waveform File                        |     |
|            | A.1.4 Creating a Log File                             |     |
|            | A.1.5 Enabling Traffic Logs                           |     |
|            | A.2 Generating Protocol Analyzer Data Files           |     |

## **Preface**

#### **About This Guide**

This guide contains installation, setup, and usage material for VC VIP for UART on Universal Verification Methodology (UVM). This guide is for design or verification engineers who want to verify UART operations using a UVM testbench written in SystemVerilog. Readers are assumed to be familiar with UART, Object-Oriented Programming (OOP), SystemVerilog, and UVM techniques.

#### **Guide Organization**

The chapters of this guide are organized as follows:

- Chapter 1, "Introduction", introduces UART VIP and its features.
- Chapter 2, "Download and Installation", describes system requirements and provides instructions on how to install, configure, and begin using UART VIP.
- Chapter 3, "Design Directory Maintenance", shows how to use dw\_vip\_setup to manage local VIP software. The major tasks are adding single and multiple VIPs, and updating designs with new or updated VIPs.
- ❖ Chapter 4, "Overview of the VIP", introduces the UART VIP within a UVM environment and describes data objects and components that comprise the VIP.
- Chapter 5, "Verification Topologies", shows how through figures and code the VIP can be connected in various testbench scenarios. The figure shows how DTE and DCE can be connected. The descriptions are high to medium level in detail describing most relevant connections and configuration information.
- Chapter 6, "VIP Tools", provides useful information about VIP tools that you can use with UART VIP.
- Chapter 7, "Usage Notes", covers protocol and verification usage notes, and how to set verbosity levels.
- Chapter 8, "Debug", provides an overview of how to use all VC-based debug tools with the VIP.
- Appendix A, "Reporting Problems", outlines the process for working through and reporting issues related to the VIP.

#### **Customer Support**

To obtain support for your product, choose one of the following:

Accessing SolvNetPlus

Access documentation through SolvNetPlus from the following location:

- https://solvnetplus.synopsys.com (Synopsys password required)
- Contacting the Synopsys Technical Support CenterGo to https://solvnetplus.synopsys.com and open a case.
  - Enter the information according to your environment and your issue.
    - If applicable, provide the information noted in Appendix A, "Reporting Problems".
  - ◆ Send an e-mail message to <a href="mailto:support\_center@synopsys.com">support\_center@synopsys.com</a>
    - ♦ Include the Product name, Sub Product name, and Product version for which you want to register the problem.
    - ♦ If applicable, provide the information noted in Appendix A, "Reporting Problems".
  - ◆ Call your local support center.
    - North America:
       Call 1-800-245-8005 from 7 AM to 5:30 PM Pacific time, Monday through Friday.
    - All other countries:
       http://www.synopsys.com/Support/GlobalSupportCenters

# . .

# Introduction

VC VIP for UART supports the verification of SoC designs that include interfaces implementing UART specifications. This document describes the use of the VIP in testbenches that comply with SystemVerilog UVM. This approach leverages advanced verification technologies and tools that provide the following features:

- Protocol functionality and abstraction
- Constrained random verification
- Functional coverage
- Rapid creation of complex tests
- Modular testbench architecture that provides maximum reuse, scalability, and modularity
- Proven verification approach and methodology
- Transaction-level models
- Self-checking tests
- Object-oriented interface that allows OOP techniques

This chapter consists of the following sections:

- Product Overview
- User Prerequisites
- References
- Language and Simulator Support
- Product Features
- Methodology Features
- Protocol Limitations
- Verification and Methodology Limitations

#### 1.1 Product Overview

VC VIP for UART is a suite of UVM-based verification components that are compatible for use with SystemVerilog-compliant testbenches. The UART VIP suite simulates UART transactions through active agents, as defined by UART specifications.

UART VIP provides a VIP agent, which can be configured as a Data Terminal Equipment (DTE) agent or as a Data Communication Equipment (DCE) agent. The VIP agent supports all functionality normally associated with active and passive UVM components, including the creation of transactions, checking and reporting protocol correctness, transaction logging, and functional coverage. After instantiating the VIP agent in verification environment, you can specify the active or passive mode based on your requirements.

#### 1.2 User Prerequisites

The prerequisite for VC VIP for UART is as follows:

◆ Familiarize with UART, object-oriented programming, SystemVerilog, and the current version of UVM.

#### 1.3 References

For more information on UART VIP, see the following documents:

♦ HTML Class Reference is available at the following location:

\$DESIGNWARE\_HOME/vip/svt/uart\_svt/latest/doc/uart\_svt\_uvm\_class\_reference/html
/index.html

◆ Protocol specification is available at the following location:

```
http://www.ti.com/lit/ds/symlink/pc16550d.pdf
```

◆ Getting Started Guide is available at the following location:

```
$DESIGNWARE_HOME/vip/svt/uart_svt/latest/doc/uart_svt_uvm_getting_started.pdf
```

♦ Install Setup Guide is available at the following location:

```
$DESIGNWARE_HOME/vip/svt/common/<version>/doc/uvm_install.pdf
```

#### 1.4 Language and Simulator Support

UART VIP supports the following languages and simulators:

- ◆ Languages
  - ♦ SystemVerilog
- ◆ Methodologies and simulators: For details about methodologies and simulators, refer to the UART VIP Release Notes from the following location:

```
$DESIGNWARE_HOME/vip/svt/uart_svt/latest/doc/uart_svt_release_notes.pdf
```

#### 1.5 Product Features

This section consists of the following subsections:

- ♦ Protocol Features
- **♦** Verification Features

#### 1.5.1 Protocol Features

UART VIP currently supports the following protocol functions:

- ◆ Capable to verify a DCE and DTE
- ◆ Configurable Baud Rate Divisor, that is, you can select baud rate divisor according to the DUT's requirement
- ◆ Configurable Fractional Baud Rate Divisor, that is, you can select fractional baud rate divisor according to DUT's requirement
- ◆ Configurable data widths with 5, 6, 7, 8, 9 and 12 bits
- ♦ Supports the full-duplex operation, that is, simultaneous transmission and reception
- ◆ Supports Line-break generation and detection
- ◆ Provides Hardware or out-band flow control
- ◆ Provides Software or in-band flow control
- ◆ Supports programmable 1, 1.5, 2 and 3 stop bits
- ◆ Programmable parity (Even, Odd, Stick, and No-parity)
- ◆ Provides receiver FIFO (Configurable depth)
- ◆ Implements programmable baud generator, which divides any input clock by 1 to (2<sup>16</sup>-1) and generates 16x clock
- ♦ Supports programmable sample rate
- ◆ Supports RS485 mode
- ◆ Configurable support for very first stop bit sampling added for VIP RX irrespective of configured stop bits

#### 1.5.2 Verification Features

UART VIP currently supports the following verification functions:

- ◆ Configurability for a VIP agent
- ♦ Built-in protocol checks
- ◆ Built-in functional coverage (transaction, toggle, and pattern coverage)
- Verification planner
- **♦** Exceptions (error injections)
- ♦ Sequence collection
- ♦ Source code visibility
- **♦** Configuration creator support
- ◆ The VIP provides the following transaction features:

- ♦ Configurable delay between two consecutive packets
- ♦ Configurable delay in the assertion of Request to Send (RTS) and Clear to Send (CTS) pins
- Configurable delay to flush the receiver buffer (FIFO) when buffer gets full
- ♦ Control of packet generation by VIP driver
- ♦ Controllability of transmitting XON and XOFF data pattern on the bus on a high priority in case of Software flow control
- Controllability of driving Data Terminal Ready (DTR) pin of DTE and Data Set Ready (DSR) pin of DCE in case of Hardware flow control
- ♦ Ease-of-use features include the following features:
  - Verdi Protocol Analyzer support for debug
  - ♦ Basic and intermediate-level examples to illustrate the use of the VIP in SystemVerilog
  - ♦ HTML documentation for VIP classes
  - QuickStart guides for basic and intermediate-level examples

#### 1.6 Methodology Features

UART VIP currently supports the following methodology functions:

- ◆ The VIP is organized as a DTE agent and a DCE agent.
- Analysis ports for connecting DTE or DCE agents to subscribers, such as Scoreboard and coverage collectors.
- ◆ Callbacks support for DTE and DCE agents.

#### 1.7 Protocol Limitations

None

#### 1.8 Verification and Methodology Limitations

None

2

# **Download and Installation**

This chapter leads you through downloading and installing UART VIP. After completing the checklist, the provided example testbench will be operational and UART VIP will be ready to use.

This chapter discusses the following topics:

- Hardware Requirements
- Software Requirements
- Preparing for Installation
- Downloading and Installing
- Licensing
- Environment Variable and Path Settings
- The dw\_vip\_setup Administrative Tool
- Reporting Model and Example Versions



If you encounter any problem in installing UART VIP, see "Customer Support.

#### 2.1 Hardware Requirements

UART VIP requires the following configuration for Solaris or Linux workstation:

- ◆ 400 MB available disk space for installation
- ◆ 16 GB Virtual memory (recommended)
- ◆ FTP anonymous access to ftp.synopsys.com (optional)

#### 2.2 Software Requirements

UART VIP is qualified for use with the certain versions of platforms and simulators. This section lists the software that UART VIP requires and consists of the following sub-sections:

- ◆ Platform or OS and Simulator Software
- **♦** SCL Software
- ♦ Third-Party Software

#### 2.2.1 Platform or OS and Simulator Software

**Platform/OS and VCS**: You need versions of your platform or OS and simulators that have been qualified for use. To see which platform or OS and simulator versions are qualified for use with UART VIP, check the support matrix in the following document:

**UART VIP Release Notes.** 

#### 2.2.2 SCL Software

Synopsys Common Licensing (SCL) software provides licensing function for UART VIP. For details on acquiring SCL software, see The dw\_vip\_setup Command.

#### 2.2.3 Third-Party Software

Following is the list of third-party software:

- ◆ Adobe Acrobat: UART VIP documents are available in Acrobat PDF files. You can get Adobe Acrobat Reader for free from <a href="http://www.adobe.com">http://www.adobe.com</a>.
- **→ HTML Browser:** UART VIP includes a class-reference documentation in HTML. The VIP supports the following browser/platform combinations:
  - ♦ Microsoft Internet Explorer 6.0 or later (Windows)
  - ♦ Firefox 1.0 or later (Windows and Linux)
  - ♦ Netscape 7.x (Windows and Linux)

#### 2.3 Preparing for Installation

Perform the following steps to prepare for installation:

a. Set  ${\tt DESIGNWARE\_HOME}$  to the absolute path where Synopsys UART VIP is to be installed:

setenv DESIGNWARE\_HOME absolute\_path\_to\_designware\_home

- b. Ensure that your environment and PATH variables are set correctly, including the following:
  - ♦ DESIGNWARE\_HOME/bin The absolute path as described in the previous step.
  - ♦ LM\_LICENSE\_FILE The absolute path to a file that contains the license keys for your third-party tools. Also, include the absolute path to the third-party executable in your PATH variable.
    - % setenv LM\_LICENSE\_FILE <my\_license\_file|port@host>
  - ♦ SNPSLMD\_LICENSE\_FILE The absolute path to a file that contains the license keys for the SCL software or the port@host reference to this file.

```
% setenv SNPSLMD_LICENSE_FILE $LM_LICENSE_FILE
<my_Synopsys_license_file|port@host>
```

♦ DW\_LICENSE\_FILE - The absolute path to a file that contains the license keys for VIP product software or the port@host reference to this file.

% setenv DW\_LICENSE\_FILE <my\_VIP\_license\_file|port@host>

#### 2.4 Downloading and Installing

You can download software from the Download center using either HTTPS or FTP, or with a command-line FTP session. If you do not know your Synopsys SolvNet password or you do not remember it, go to http://solvnet.synopsys.com.

You require the passive mode of FTP. The passive command toggles between the passive and active mode. If your FTP utility does not support the passive mode, use HTTP. For additional information, refer to the following web page:

https://www.synopsys.com/apps/protected/support/EST-FTP\_Accelerator\_Help\_Page.html



The Electronic Software Transfer (EST) system only displays products that your site is entitled to download. If the product you are looking for is not available, contact est-ext@synopsys.com.

This section consists of the following sub-sections:

- ◆ Downloading From EST (Download Center)
- ♦ Downloading Using FTP With a Web Browser

#### 2.4.1 Downloading From EST (Download Center)

- a. Point your web browser to http://solvnet.synopsys.com.
- b. Enter your Synopsys SolvNet Username and Password.
- c. Click the Sign In button.
- d. Make the following selections on SolvNet to download the .run file of the VIP (See Figure 2-1).
  - i. Downloads tab
  - ii. VC VIP Library product releases

- iii. <release\_version>
- iv. Download Here button
- v. Yes, I Agree to the Above Terms button
- vi. Download . run file for the VIP

Figure 2-1 SolvNet Selections for VIP Download



- e. Set the DESIGNWARE\_HOME environment variable to a path where you want to install the VIP.
  - % setenv DESIGNWARE\_HOME VIP\_installation\_path
- f. Execute the .run file by invoking its filename. The VIP is unpacked and all files and directories are installed under the path specified by the DESIGNWARE\_HOME environment variable. The .run file can be executed from any directory. The important step is to set the DESIGNWARE\_HOME environment variable before executing the .run file.

#### **Joseph Note**

You may download multiple files simultaneously.

#### 2.4.2 Downloading Using FTP With a Web Browser

Follow Step a to Step e of Section 2.4.1 and then perform the following steps:

- a. Click the **Download via FTP** link instead of the **Download Here** button.
- b. Click the **Click Here To Download** button.
- c. Select the file(s) that you want to download.
- d. Follow browser prompts to select a destination location.



If you are unable to download Verification IP using these instructions, see the "Customer Support" section to obtain support for download and installation.

#### 2.5 Licensing

UART VIP uses Synopsys Common Licensing (SCL) software to control its usage. You can find general SCL information from the following link,

http://www.synopsys.com/keys

You can enable UART VIP by performing the license check in the order listed below. Once a required feature or a set of features are successfully checked-out, the VIP stops looking for other licenses. The type of license depends on product and portfolio type. You can use one of the following set of hierarchies:

- ♦ VIP-UART-SVT
- ♦ VIP-PROTOCOL-SVT
- ♦ VIP-SOC-LIBRARY-SVT

Only one license is consumed per simulation session, irrespective of how many VIP products are instantiated in a design. Each of the above features can also be enabled by VIP Library license. For more details, see *VC VIP Library Release Notes*.

The licensing key must reside in files that are indicated by specific environment variables. For information about setting these licensing environment variables, see The dw\_vip\_setup Command.

This section consists of the following subsections:

- ♦ License Keys
- ♦ License Polling
- ♦ Simulation License Suspension

#### 2.5.1 License Keys

You can control which license is used using the <code>DW\_LICENSE\_OVERRIDE</code> environment variable, as follows:

- ◆ To use only DESIGNWARE-REGRESSION and VIP-LIBRARY-SVT licenses, set DW LICENSE OVERRIDE to DESIGNWARE-REGRESSION VIP-LIBRARY-SVT
- ◆ To use only a VIP-UART-SVT license, set DW LICENSE OVERRIDE to VIP-UART-SVT

If DW\_LICENSE\_OVERRIDE is set to any value and the corresponding feature is not available, the following license error message is issued:

ERROR: [LICENSING]: svt\_uart\_license\_check - Encountered SLI error 'Override feature not allowed to authorize'

#### 2.5.2 License Polling

If you request a license and none are available, the license polling allows your request to exist until the license is available instead of exiting immediately. To control license polling, use the DW\_WAIT\_LICENSE environment variable in the following way:

- ◆ To enable license polling, set the DW WAIT LICENSE environment variable to 1.
- ◆ To disable license polling, unset the DW\_WAIT\_LICENSE environment variable. By default, license polling is disabled.

#### 2.5.3 Simulation License Suspension

All Verification IP products support license suspension. The simulator that support license suspension allows a model to check-in its license token while a simulator is suspended and then checkout the license token when the simulation is resumed.



This capability is simulator-specific; all simulators do not support license check-in during license suspension.

#### 2.6 Environment Variable and Path Settings

The following environment variables and path settings are required by the UART VIP verification models:

1. Set Designware\_home to the following absolute path where the Synopsys UART VIP is recommended to be installed:

setenv DESIGNWARE\_HOME absolute\_path\_to\_designware\_home

- 2. Ensure that your environment and PATH variables are set correctly:
  - ◆ DESIGNWARE\_HOME: The absolute path to where the VIP is installed.
  - ◆ DW\_LICENSE\_FILE: The absolute path to file that contains the license keys for the VIP product software or the port@host reference to this file.
  - ◆ SNPSLMD\_LICENSE\_FILE: The absolute path to file(s) that contains the license keys for Synopsys software (VIP and/or other Synopsys Software tools) or the port@host reference to this file.

#### Note

For faster license checkout of Synopsys VIP software, ensure to place the desired license files at the front of the list of arguments to SNPSLMD\_LICENSE\_FILE.

◆ LM\_LICENSE\_FILE: The absolute path to a file that contains the license keys for both Synopsys software and/or your third-party tools.

#### **Note**

You can set the Synopsys VIP License using any of the three license variables in the following order:

DW\_LICENSE\_FILE -> SNPSLMD\_LICENSE\_FILE -> LM\_LICENSE\_FILE

If DW\_LICENSE\_FILE environment variable is enabled, the VIP will ignore SNPSLMD\_LICENSE\_FILE and LM\_LICENSE\_FILE settings. Therefore, to get the most efficient Synopsys VIP license checkout performance, set the DW\_LICENSE\_FILE with only the License servers which contain Synopsys VIP licenses. Also, include the absolute path to the third party executable in your PATH variable.

#### Simulator-Specific Settings

Your simulation environment and PATH variables must be set as required to support your simulator.

#### 2.7 The dw\_vip\_setup Administrative Tool

A design directory is where UART VIP is set up for use in a testbench. A design directory is required for using the VIP, and for this, the dw vip setup utility is provided.

The dw\_vip\_setup utility allows you to create the design directory (design\_dir), which contains the VIP components, support files (include files), and examples (if any). Add a specific version of the UART VIP from DESIGNWARE HOME to the design directory.

The dw vip setup utility provides the following features:

- ♦ Adds, removes, or updates VIP models in a design directory
- ◆ Adds example testbenches to a design directory, UART VIP models they use (if necessary), and creates a script for simulating the testbench using any of the supported simulators
- ◆ Restores (cleans) example testbench files to their original state
- ◆ Reports information about your installation or design directory, including version information
- ◆ Supports Protocol Analyzer (PA)
- ◆ Supports the FSDB wave format

For a complete description of dw vip setup, see The dw\_vip\_setup Command.

UART VIP provides the following models:

- ♦ uart agent svt
- → uart monitor svt
- ♦ uart txrx svt

#### Note Note

1.) For UVM, set the value of the <code>UVM\_PACKER\_MAX\_BYTES</code> macro to 8000 on the command line as follows:

+define+UVM\_PACKER\_MAX\_BYTES=8000

Otherwise, UART VIP issues a fatal error.

2.) For UVM, use the <code>UVM\_DISABLE\_AUTO\_ITEM\_RECORDING</code> macro to allow UART VIP to use the UVM automatic transaction begin-end triggering and recording feature. Otherwise, the VIP issues a fatal error.

To create a design directory and add a model to use it in a testbench, use the following command:

```
%$DESIGNWARE_HOME/bin/dw_vip_setup -path design_dir -a(dd) <model1> -svtb
```

For example, %\$DESIGNWARE\_HOME/bin/dw\_vip\_setup -path design\_dir -a uart\_agent\_svt -svtb Or

```
%$DESIGNWARE_HOME/bin/dw_vip_setup -path design_dir -a(dd) <model1> <model2>
<model3> -svtb

For example, %$DESIGNWARE_HOME/bin/dw_vip_setup -path design_dir -a uart_agent_svt
uart_monitor_svt uart_txrx_svt -svtb
Or
%$DESIGNWARE_HOME/bin/dw_vip_setup -path design_dir -a(dd) -model_list
<input_file_containing_models_one_per_line> -svtb

For example, %$DESIGNWARE_HOME/bin/dw_vip_setup -path design_dir -a -model_list
<filelist> -svtb

cat filelist:
uart_agent_svt
uart_monitor_svt
uart_txrx_svt
```

After running the above command, model files are installed at the following location:

<design\_dir>/include and <design\_dir>/src



You need to specify a pointer to these installed directories on simulator analyze or compile-options.

This section consists of the following subsections:

- Setting Environment Variables
- ♦ The dw\_vip\_setup Command

#### 2.7.1 Setting Environment Variables

Before running dw\_vip\_setup, the DESIGNWARE\_HOME environment must point to the location where the VIP is installed.

#### 2.7.2 The dw\_vip\_setup Command

Invoke dw\_vip\_setup from the command prompt. The dw\_vip\_setup command checks the syntax of command-line arguments and makes sure that the requested input files exist. The syntax of the command is as follows:

```
% dw_vip_setup [-p[ath] directory] switch (model [-v[ersion] latest | version_no] )
or
% dw_vip_setup [-p[ath] directory] switch -m[odel_list] filename
where,
[-p[ath] directory] The optional -path argument specifies the path to your design directory.
```

When omitted, dw vip setup uses the current working directory.

switch

The switch argument defines the dw\_vip\_setup operation. Table 2-1 lists switches and their applicable sub-switches.

Table 2-1 Setup Program Switch Descriptions

| Switch                                                      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -a[dd] (model<br>[-v[ersion] version])                      | Adds the specified model or models to the specified design directory or the current working directory. If you do not specify a version, the latest version is assumed. The model names are as follows:  • uart_agent_svt  • uart_monitor_svt  • uart_txrx_svt  The -add switch makes dw_vip_setup to build suite libraries from the same suite as the specified models, and to copy other necessary files from \$DESIGNWARE_HOME.                |
| -r[emove] model                                             | Removes all versions of the specified model or models from the design. The dw_vip_setup command does not attempt to remove any include files used solely by the specified model or models. The model names are as follows:  uart_agent_svt  uart_monitor_svt  uart_txrx_svt                                                                                                                                                                      |
| -u[pdate] (model [-v[ersion] version])                      | Updates to the specified model version for the specified model or models. The dw_vip_setup script updates to the latest models when you do not specify a version. The model names are as follows:  uart_agent_svt  uart_monitor_svt  uart_txrx_svt The -update switch causes dw_vip_setup to build suite libraries from the same suite as the specified models, and to copy other necessary files from \$DESIGNWARE_HOME.                        |
| -e[xample] {scenario   model/scenario} [-v[ersion] version] | The dw_vip_setup script configures a testbench example for a single model or a system testbench for a group of models. The script creates a simulator-run program for all supported simulators.  If you specify a scenario (or system), for example testbench, the models needed for the testbench are included automatically and do not need to be specified in the command.  Note: Use the -info switch to list all available system examples. |

Table 2-1 Setup Program Switch Descriptions (Continued)

| Switch                                                                       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| -ntb                                                                         | Not supported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| -svtb                                                                        | Use this switch to set up models and example testbenches for SystemVerilog UVM. The resulting design directory is streamlined and you can use it in SystemVerilog simulations.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| -c[lean] {scenario   model/scenario}                                         | Cleans the specified scenario or testbench in either the design directory (as specified by the -path switch) or the current working directory. This switch deletes all files in the specified directory, then restores all Synopsys-created files to their original contents.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| -i/nfo design I<br>home[: <pre>home[:<meth<br>odology&gt;]]]</meth<br></pre> | Generate an informational report on a design directory or VIP installation. design: If the '-info design' switch is specified, the tool displays product and version content within the specified design directory to standard output. This output can be captured and used as a modellist file for input to this tool to create another design directory with the same content.  home: If the '-info home' switch is specified, the tool displays product, version, and example content within the VIP installation to standard output. Optional filter fields can also be specified such as <pre>product</pre> , <version>, and <methodology> delimited by colons (:). An error will be reported if a nonexistent or invalid filter field is specified. Valid methodology names include: OVM, RVM, UVM, VMM, and VLOG.</methodology></version> |  |
| -h[elp]                                                                      | Returns a list of valid dw_vip_setup switches and their correct syntax.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| model                                                                        | UART VIP models are as follows:  • uart_agent_svt  • uart_txrx_svt  The model argument defines a model or models that dw_vip_setup acts upon. This argument is not needed with -info or -help switches. All switches that require the model argument may also use a model list.  You may specify a version for each listed model, using the -version option. If omitted, dw_vip_setup uses the latest version. The -update switch ignores model-version information.                                                                                                                                                                                                                                                                                                                                                                             |  |
| -m[odel_list] filename                                                       | The <code>-model_list</code> argument causes <code>dw_vip_setup</code> to use a user-specified file to define the list of models on which the program acts on. The <code>model_list</code> argument, like the <code>model</code> argument, can contain model-version information. Each line in a file contains the following syntax: <code>model_name [-v version] -or- # Comments</code>                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| -b/ridge                                                                     | Updates the specified design directory to reference the current DESIGNWARE_HOME installation. All product versions contained in the design directory must also exist in the current DESIGNWARE_HOME installation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |

Table 2-1 Setup Program Switch Descriptions (Continued)

| Switch                       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -ра                          | Enables run scripts and Makefiles generated by dw_vip_setup to support PA. If this switch is enabled, and the testbench example produces XML files, PA is launched and XML files are read at the end of the example execution. For run scripts, specify -pa.  For Makefiles, specify -pa = 1.                                                                                                                                                                                                                                 |
| -waves                       | Enables run scripts and Makefiles generated by <code>dw_vip_setup</code> to support the <code>fsdb</code> waves option. To support this capability, the testbench example must generate an FSDB file when compiled with the WAVES Verilog macro set to <code>fsdb</code> , that is, <code>+define+WAVES=\"fsdb\"</code> . If a <code>.fsdb</code> file is generated by the example, the Verdi nWave viewer is launched. For run scripts, specify <code>-waves fsdb</code> .  For Makefiles, specify <code>WAVES=fsdb</code> . |
| -doc                         | Creates a doc directory in the specified design directory which is populated with symbolic links to the DESIGNWARE_HOME installation for documents related to the given model or example being added or updated.                                                                                                                                                                                                                                                                                                              |
| -methodology <name></name>   | When specified with -doc, only documents associated with the specified methodology name are added to the design directory. Valid methodology names include: OVM, RVM, UVM, VMM, and VLOG.                                                                                                                                                                                                                                                                                                                                     |
| -сору                        | When specified with -doc, documents are copied into the design directory, not linked.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| -simulator <vendor></vendor> | When used with the <code>-example</code> switch, only simulator flows associated with the specified vendor are supported with the generated run script and Makefile.  Note  Currently the vendors VCS, MTI, and NCV are supported.                                                                                                                                                                                                                                                                                            |



The dw vip setup command treats all lines beginning with "#" as comments.

#### 2.8 Reporting Model and Example Versions

To determine the versions of UART VIP models installed in your \$DESIGNWARE\_HOME tree, use the following setup utility:

% \$DESIGNWARE\_HOME/bin/dw\_vip\_setup -i home | grep uart

It lists all VIP model versions and available examples. For example:

```
# uart_svt 0.10a 0.11a 0.13a 1.00a 1.01a 1.05a 1.10a 1.15a 1.16a 1.20a 1.25a 1.26a 1.30a 1.35a 1.36a 1.40a 1.41a 1.42a J-2014.12 J-2014.12-1 J-2014.12-Beta J-2014.12-Beta1 J-2014.12-Beta2
```

# uart\_agent\_svt 0.10a 0.11a 0.13a 1.00a 1.01a 1.05a 1.10a 1.15a 1.16a 1.20a 1.25a 1.26a 1.30a 1.35a 1.36a 1.40a 1.41a 1.42a J-2014.12 J-2014.12-1 J-2014.12-Beta J-2014.12-Beta J-2014.12-Beta2

```
# uart_monitor_svt 0.10a 0.11a 0.13a 1.00a 1.01a 1.05a 1.10a 1.15a 1.16a 1.20a 1.25a
1.26a 1.30a 1.35a 1.36a 1.40a 1.41a 1.42a J-2014.12 J-2014.12-1 J-2014.12-Beta J-
2014.12-Beta1 J-2014.12-Beta2
# uart_txrx_svt 0.10a 0.11a 0.13a 1.00a 1.01a 1.05a 1.10a 1.15a 1.16a 1.20a 1.25a 1.26a
1.30a 1.35a 1.36a 1.40a 1.41a 1.42a J-2014.12 J-2014.12-1 J-2014.12-Beta J-2014.12-Beta1
J-2014.12-Beta2
# uart_svt/tb_uart_svt_ovm_basic_sys
# uart_svt/tb_uart_svt_ovm_cfg_validator
# uart_svt/tb_uart_svt_ovm_disable_txrx_handshake_intermediate_sys
# uart_svt/tb_uart_svt_ovm_intermediate_sys
# uart_svt/tb_uart_svt_uvm_basic_program_sys
# uart_svt/tb_uart_svt_uvm_basic_sys
# uart_svt/tb_uart_svt_uvm_cfg_validator
# uart_svt/tb_uart_svt_uvm_disable_txrx_handshake_intermediate_sys
# uart_svt/tb_uart_svt_uvm_intermediate_sys
# uart_svt/tb_uart_svt_verilog_basic_sys
# uart_svt/tb_uart_svt_uvm_diff_top_clock_intermediate_sys
```

Tables 2-2 describes SystemVerilog UVM example testbenches that show general usage for various applications.

#### Table 2-2 SystemVerilog Example Summary

| Example Name                          | Level | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|---------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| tb_uart_svt_uvm_basic_sys             | Basic | The example consists of the following:  • A top-level testbench in SystemVerilog  • A dummy DUT in the testbench, which has two UART interfaces  • A UVM verification environment  • UART VIP components in the UVM verification environment  • Three tests illustrating base, directed, and random transaction generation.  A quickstart for this example is available at the following location:  \$DESIGNWARE_HOME/vip/svt/uart_svt/latest/exam ples/sverilog/tb_uart_svt_uvm_basic_sys/doc/tb_uart_svt_uvm_basic_sys/index_basic.html |  |
| tb_uart_svt_uvm_basic_program_<br>sys | Basic | <ul> <li>The example consists of the following:</li> <li>A top-level testbench in SystemVerilog</li> <li>The program block includes UVM tests, calls the run_test() method, which runs all tests</li> <li>A UVM verification environment</li> <li>UART VIP components in the UVM verification environment</li> <li>Three tests illustrating base, directed, and random transaction generation.</li> </ul>                                                                                                                                 |  |

Table 2-2 SystemVerilog Example Summary

| Example Name                                                | Level        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------------------------------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tb_uart_svt_uvm_intermediate_sy s                           | Intermediate | The example consists of the following:  • A top-level testbench in SystemVerilog  • A dummy DUT in the testbench, which has two UART interfaces  • A UVM verification environment  • UVM VIP components in the UVM verification environment  • Tests illustrating the usage of verification features, such as sequence collection, PA, exceptions, callbacks, coverage, subscriber and scoreboard  The quickstart for this example is available at the following location:  \$DESIGNWARE_HOME/vip/svt/uart_svt/latest/exam ples/sverilog/tb_uart_svt_uvm_intermediate_sy s/doc/tb_uart_svt_uvm_intermediate_sys/index_intermediate.html |
| tb_uart_svt_uvm_disable_txrx_ha<br>ndshake_intermediate_sys | Intermediate | <ul> <li>The example consists of the following:</li> <li>A top-level testbench in SystemVerilog</li> <li>A dummy DUT in the testbench, which has two UART interfaces</li> <li>A UVM verification environment</li> <li>UVM VIP components in the UVM verification environment</li> <li>Tests illustrating the usage of full-hardware handshaking by disabling TX/RX handshake configuration</li> </ul>                                                                                                                                                                                                                                   |
| tb_uart_svt_uvm_diff_top_clock_in<br>termediate_sys         | Intermediate | <ul> <li>The example consists of the following:</li> <li>A top-level testbench in SystemVerilog.</li> <li>A dummy DUT in the testbench, which has two UART interfaces.</li> <li>An UVM verification environment</li> <li>UVM VIP components in the UVM verification environment</li> <li>Tests illustrating the usage of the following: <ul> <li>Different sample rates between DTE and DCE</li> <li>Different Baud divisor between DTE and DCE</li> </ul> </li> </ul>                                                                                                                                                                  |

You can perform the following steps to install and run the tb\_uart\_svt\_uvm\_basic\_sys example:.

a. Install the example using the following commands:

```
% cd <location where example is to be installed>
% mkdir design_dir provide any name of your choice>
% $DESIGNWARE_HOME/bin/dw_vip_setup -path ./design_dir -e
uart_svt/tb_uart_svt_uvm_basic_sys -svtb
```

The example gets installed in the following location: <design\_dir>/examples/sverilog/uart\_svt/tb\_uart\_svt\_uvm\_basic\_sys

b. Run the testbench using the sim script. Tests are provided in the tests directory.

For example, to run the ts.directed test.sv test, use the following command:

```
./run_uart_svt_uvm_basic_sys -w directed_test vcsvlog-svlog Invoke ./run uart svt uvm basic sys -help to show more options.
```

For more details regarding installing and running the example, refer to the README file from the following location:

\$DESIGNWARE\_HOME/vip/svt/uart\_svt/latest/examples/sverilog/tb\_uart\_svt\_uv
m\_basic\_sys/README

or

<design dir>/examples/sverilog/uart svt/tb uart svt uvm basic sys/README



You can use the above steps to install and run the tb\_uart\_svt\_uvm\_intermediate sys example also.

3

# **Design Directory Maintenance**

This chapter leads you through design directory maintenance. The chapter discusses the following topics:

- Adding a Single VIP
- ❖ Include and Import VIP Files into Your Test Environment
- VIP Compile-Time and Runtime Options
- Verifying Installation

#### 3.1 Adding a Single VIP

Once you have installed the VIP, you must set up the VIP for use. All VIP suites contain various components, such as transceivers, masters, slaves, and monitors depending on a protocol. The setup process gathers all the required component files you need to incorporate into your testbench and simulation runs.

You have the choice to set up all of them or only specific components. For example, UART VIP contains the following components:

- ◆ uart agent svt: It is an agent component that encapsulates a sequencer, driver, and monitor.
- uart monitor svt: It samples traffic from an interface and captures the traffic in a log file.
- uart txrx svt: It is a driver component that drives transactions on to an interface.

You can set up either an individual component or the entire set of components within one protocol suite. Use the Synopsys tool, namely dw\_vip\_setup, for these tasks. It resides in \$DESIGNWARE HOME/bin. To get help on dw\_vip\_setup, use the following command:

% \$DESIGNWARE\_HOME/bin/dw\_vip\_setup --help

The dw\_vip\_setup utility creates three directories in design\_dir, which contain all necessary model files. The following three directories include files for every VIP:

- ♦ examples: Each VIP includes example testbenches. The dw\_vip\_setup utility adds them in this directory, along with a script for simulation. If an example testbench is specified on the command line, this directory contains all files required for model, suite, and system testbenches.
- **♦ include**: Language-specific include files that contain critical information for VIP models. The include/sverilog directory is specified in simulator commands to locate model files.
- ◆ src: Synopsys-specific include files. The src/sverilog/vcs directory must be included in the simulator command to locate model files.



Some components are top level and they set up the entire suite. You have the choice to set up the entire suite or just one component such as a monitor.



There must be only one design\_dir installation per simulation, regardless of the number of Verification and Implementation IPs you have in your project. It is recommended not to create this directory in \$DESIGNWARE\_HOME.

#### 3.2 Include and Import VIP Files into Your Test Environment

After you set up models, you must include and import various files into your top testbench files to use the VIP. Following is a code snippet of includes and imports for UART:

You must also include various VIP directories on simulator's command line. Add the following switches and directories to all compile scripts:

- +incdir+<design\_dir>/include/verilog
- +incdir+<design\_dir>/include/sverilog
- +incdir+<design\_dir>/src/verilog/<vendor>
- +incdir+<design\_dir>/src/sverilog/<vendor>

Supported vendors are vcs, mti, and ncv. For example:

```
+incdir+<design_dir>/src/sverilog/vcs
```

Using the previous examples, the <design\_dir> directory would be /tmp/design\_dir.

#### 3.3 VIP Compile-Time and Runtime Options

Every Synopsys provided example has ASCII files containing compile-time and runtime options. The examples for models are located at the following location:

```
$DESIGNWARE_HOME/vip/svt/uart_svt/latest/examples/sverilog/<test_name>
where, <test_name> = tb_uart_svt_uvm_basic_sys,
tb_uart_svt_uvm_basic_program_sys, tb_uart_svt_uvm_intermediate_sys, or
tb_uart_svt_uvm_disable_txrx_handshake_intermediate_sys
```

The following files contain the options:

♦ For compile-time options:

```
sim_build_options (also, vcs_build_options)
```

♦ For runtime options:

```
sim_run_options (also, vcs_run_options)
```

These files contain both optional and required switches. For UART, the following are the contents of each file, listing optional and required switches:

vcs\_build\_options

```
Required: +define+SVT UVM TECHNOLOGY
```

Required: +define+UVM\_PACKER\_MAX\_BYTES=8000

Required: +define+UVM\_DISABLE\_AUTO\_ITEM\_RECORDING

Optional: -timescale=1ns/1ps Required: +define+SVT\_UART

#### Note Note

UVM\_PACKER\_MAX\_BYTES define needs to be set to maximum value as required by each VIP title in your testbench. For example, if VIP title 1 needs VM\_PACKER\_MAX\_BYTES to be set to 8192, and VIP title 2 needs UVM\_PACKER\_MAX\_BYTES to be set to 500000, you need to set UVM\_PACKER\_MAX\_BYTES to 500000.

```
vcs_run_options
```

Required: +UVM TESTNAME=\$scenario

#### **Note**

scenario is the UVM test name you pass to VCS.

#### 3.4 Verifying Installation

This section consists of the following subsections:

- ♦ Installing and Running Examples
- ♦ Verifying License Setup

#### 3.4.1 Installing and Running Examples

This section consists of the following subsections:

- ♦ Installing a VIP Example
- ♦ Running a VIP Example

#### 3.4.1.1 Installing a VIP Example

To install the VIP by extracting it from the .run file, perform the following steps:

- a. Open a UNIX terminal and browse to the directory, where the .run file resides.
- b. Change the permissions for the .run file to executable using the following command:

```
chmod u+x vip_uart_svt_J-2014.12.run where, vip_uart_svt_J-2014.12.run is the name of the .run file you downloaded from SolvNet.
```

- c. Create a directory where you want to extract the VIP present in the .run file. This directory is named as DESIGNWARE\_HOME. For example, mkdir dw home
- d. Set the DESIGNWARE\_HOME environment variable to a path where you want to install the VIP. For this use the following command:

```
setenv DESIGNWARE HOME <dw home path>
```

e. Execute the .run file by invoking its name and by specifying the directory. For this use the following command:

```
vip_uart_svt_J-2014.12.run --dw_home <path>
```

The command extracts the VIP from the .run file and creates the following three directories:

- ♦ bin
- ♦ doc
- ♦ vip

#### 3.4.1.2 Running a VIP Example

To run a VIP example, perform the following steps:

a. Create a directory in which you want to extract the VIP examples.

For example, mkdir design dir

- b. Set your VCS\_HOME environment variable.
- c. Set your DISPLAY environment variable using the following command:

```
setenv DISPLAY <machine's $DISPLAY value>
```

1. Go to the design\_dir directory and extract the VIP examples using the following command:

```
$DESIGNWARE_HOME /bin/dw_vip_setup -path <path of design_dir> -example <path of
example> -svtb
```

For example, \$DESIGNWARE\_HOME/bin/dw\_vip\_setup -path

```
../design_dir -example
uart_svt/tb_uart_svt_uvm_basic_sys -svtb
```

2. Tests are present in the tests directory. Go to the directory above tests directory.

For example, cd examples/sverilog/uart\_svt/tb\_uart\_svt\_uvm\_basic\_sys/

- 3. You can run a test, using any one of the following method:
  - a. Using makefile

For example, to run the ts.directed\_test.sv test, use the following command:

gmake USE\_SIMULATOR=vcsvlog directed\_test WAVES=fsdb



Invoke gmake --help to view more options

b. Using the sim script

For example, to run the ts.random\_test.sv test, use the following command:

```
./run_uart_svt_uvm_basic_sys -w random_test vcsvlog
```



Invoke ./run\_uart\_svt\_uvm\_basic\_sys -help to view more options.

#### 3.4.1.3 Running the Example with +incdir+

In the current setup, you install the VIP under *DESIGNWARE\_HOME* followed by creation of a design directory which contains the versioned VIP files. With every newer version of the already installed VIP requires the design directory to be updated. This results in:

- Consumption of additional disk space
- Increased complexity to apply patches

The new alternative approach of directly pulling in all the files from *DESIGNWARE\_HOME* eliminates the need for design directory creation. VIP version control is now in the command line invocation.

The following code snippet shows how to run the basic example from a script:

```
cd <testbench_dir>/examples/sverilog/uart_svt/tb_uart_svt_uvm_basic_sys/
//To run the example using the generated run script with +incdir+
./run_uart_svt_uvm_basic_sys -verbose -incdir random_test vcsvlog
```

For example, the following compile log snippet shows the paths and defines set by the new flow to use VIP files right out of DESIGNWARE\_HOME instead of design\_dir.

```
vcs -l ./logs/compile.log -Mdir=./output/csrc
+define+DESIGNWARE_INCDIR=<DESIGNWARE_HOME> \
+define+SVT_LOADER_UTIL_ENABLE_DWHOME_INCDIRS
+incdir+<DESIGNWARE_HOME>/vip/svt/uart_svt/O-2018.09/sverilog/include \
-ntb_opts uvm -full64 -sverilog +define+SVT_UART +define+UVM_PACKER_MAX_BYTES=8000 \
-unit_timescale=100ps/100ps +define+SVT_UVM_TECHNOLOGY +define+SYNOPSYS_SV
+incdir+<testbench_dir>/examples/sverilog/uart_svt/tb_uart_svt_uvm_basic_sys/../../env \
+incdir+<testbench_dir>/examples/sverilog/uart_svt/tb_uart_svt_uvm_basic_sys/../env \
+incdir+<testbench_dir>/examples/sverilog/uart_svt/tb_uart_svt_uvm_basic_sys/dut \
+incdir+<testbench_dir>/examples/sverilog/uart_svt/tb_uart_svt_uvm_basic_sys/dut \
+incdir+<testbench_dir>/examples/sverilog/uart_svt/tb_uart_svt_uvm_basic_sys/hdl_interco
nnect \
+incdir+<testbench_dir>/examples/sverilog/uart_svt/tb_uart_svt_uvm_basic_sys/lib \
+incdir+<testbench_dir>/examples/sverilog/uart_svt/tb_uart_svt_uvm_basic_sys/lib \
+incdir+<testbench_dir>/examples/sverilog/uart_svt/tb_uart_svt_uvm_basic_sys/lib \
+incdir+<testbench_dir>/examples/sverilog/uart_svt/tb_uart_svt_uvm_basic_sys/lib \
+incdir+<testbench_dir>/examples/sverilog/uart_svt/tb_uart_svt_uvm_basic_sys/tests \
```

-o ./output/simvcssvlog -f top\_files -f hdl\_files



For VIPs with dependency, include the +incdir+ for each dependent VIP.

#### 3.4.1.3.1 Supported Methodologies with +incdir+ flow

Table 3-1 lists the methodologies supported with simulators.

**Table 3-1** Supported Methodologies with Simulators

| Methodology | vcs           | MTI           | IUS           |
|-------------|---------------|---------------|---------------|
| UVM         | Supported     | Supported     | Not Supported |
| OVM         | Supported     | Supported     | Not supported |
| VMM         | Not Supported | Not Supported | Not supported |
| HDL         | Not Supported | Not Supported | Not Supported |

#### 3.4.1.4 Getting Help on Example Run/Make Scripts

You can get help on the generated make/run scripts in the following ways:

1. Invoke the run script with no switches, as in:

```
run uart svt uvm basic sys
run_uart_svt_uvm_basic_sys [-32] [-incdir] [-verbose] [-debug opts] [-waves] [-clean]
[-nobuild] [-norun] [-pa] <scenario> <simulator>
where <scenario> is one of: all base test
directed test random test reconfig test
<simulator> is one of: vcsvlog vcsmxvlog mtivlog vcsmxpcvlog vcsmxpipvlog ncvlog
vcspcvlog
      -32 forces 32-bit mode on 64-bit machines
                  use DESIGNWARE_HOME include files instead of design directory
      -incdir
      -verbose enable verbose mode during compilation
      -debug enable debug mode for SVT simulations
      -waves [fsdb|verdi|dump] enables waves dump and optionally opens viewer (VCS
      only)
      -clean clean simulator generated files
      -nobuild skip simulator compilation
      -norun exit after simulator compilation
      -pa invoke PA after execution
```

#### 2. Invoke the make file with help switch as in:

```
gmake help
Usage: gmake USE_SIMULATOR=<simulator> [VERBOSE=1] [DEBUG=1] [FORCE_32BIT=1]
[WAVES=fsdb|verdi|dump] [NOBUILD=1] [PA=1] [<scenario> ...]
Valid simulators are: vcsvlog vcsmxvlog mtivlog vcsmxpcvlog vcsmxpipvlog ncvlog vcspcvlog
Valid scenarios are: all base_test directed_test random_test reconfig_test
```

#### **Note**

You must have PA installed if you use the -pa or PA=1 switches.

#### 3.4.2 Verifying License Setup

To enable the printing of licenses which are checked out while running VIP examples, set the following environment variable:

setenv SLI\_DEBUG\_SERVER 1

By doing this, you can check which licensing keys are checked-out in Section 2.5 Licensing.

## 4

## **Overview of the VIP**

This chapter introduces UART VIP within a UVM environment and describes data objects and components that comprise the VIP. This chapter describes various verification features available along with UART VIP. This chapter consists of the following topics:

- Introduction to UVM
- ❖ VIP in a UVM Environment
- VIP User Interface
- Functional Coverage
- Protocol Checks
- Sequence Collection

### 4.1 Introduction to UVM

UVM is an object-oriented approach. It provides a blueprint for building testbenches using constrained random verification. In addition, the resulting structure supports directed testing.

This chapter describes data objects that support higher structures which comprise UART VIP. This chapter describes the usage of UART VIP in a UVM environment and its user interface. For information on attributes and properties of the objects mentioned in this chapter, see the class reference HTML guide.

This chapter assumes that you are familiar with SystemVerilog and UVM. For more information, see the following:

- ◆ For the IEEE SystemVerilog standard, see the following:
  - ♦ IEEE Standard for SystemVerilog Unified Hardware design, specification, and verification language
- ◆ For essential reference guides describing UVM as it is represented in SystemVerilog along with a class reference, see www.accellera.org.

### 4.2 VIP in a UVM Environment

This section describes the following components:

- VIP Agent
- ◆ Active and Passive Mode

### 4.2.1 VIP Agent

VIP agent can be configured as either of the following mode:

- ◆ "DTE Agent"
- ◆ "DCE Agent"

### 4.2.1.1 DTE Agent

When VIP agent is configured in the DTE mode, it encapsulates a DTE sequencer, DTE driver, and DTE monitor. The DTE driver gets transactions from the DTE sequencer, the DTE driver then drives transactions on the port. After a transaction is complete, the analysis port of the DTE monitor provides the completed sequence item to testbench. You can run user-defined sequences on the DTE sequencer.

You can configure VIP agent in the DTE mode to operate either in an active mode or a passive mode. You can configure VIP agent as the DTE mode using the *UART VIP agent configuration* property. You should provide information of VIP agent configuration in the build phase of a test.

Figures 4-1 shows the usage with standalone DTE agent.

Figure 4-1 Usage With Standalone DTE Agent



### 4.2.1.2 DCE Agent

When VIP agent is configured in the DCE mode, it encapsulates a DCE sequencer, DCE driver, and DCE monitor. The DCE driver gets transactions from the DCE sequencer, the DCE driver then drives transactions on the port. After a transaction is complete, the analysis port of the DCE monitor provides the completed sequence item to testbench. You can run user-defined sequences on the DCE sequencer.

You can configure VIP agent in the DCE mode to operate either in an active mode or a passive mode. You can configure VIP agent as the DCE mode using the *UART VIP agent configuration* property. You should provide information of VIP agent configuration in the build phase of a test.

Figures 4-2 shows the usage with standalone DCE agent.

Figure 4-2 Usage With Standalone DCE Agent



### 4.2.2 Active and Passive Mode

Tables 4-1 lists the behavior of agents in active and passive modes.

**Table 4-1Components In Active and Passive Modes** 

| Component Behavior in Active Mode                                                                                                                                                                                                                                                                                             | Component Behavior in Passive Mode                                                                                                                                                                              |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| In active mode, agent components generate transactions on the signal interface.                                                                                                                                                                                                                                               | In passive mode, agent components do not generate transactions on the signal interface. These components only sample the signal interface.                                                                      |
| Agent components continue to perform passive functionality of coverage and protocol checking.  Note  You can enable or disable this functionality through configuration options.                                                                                                                                              | Agent components monitor input and output signals, and perform passive functionality, such as coverage and protocol checking.  Note You can enable or disable this functionality through configuration options. |
| Port monitor within components performs protocol checks only on sampled signals. Therefore, Port monitor does not perform protocol checks on the signals that are driven by an agent, because while the agent is driving an exception, the monitor should not flag an error, since driving is an exception (error injection). | Port Monitor within components performs protocol checks on all signals. In passive mode, signals are considered as input signals.                                                                               |
| Delay values reported in XVCS transaction provided by agent component are the values provided by you and not sampled delay values.                                                                                                                                                                                            | Delay values reported in the XVCS transaction provided by agents are sampled delay values on the bus.                                                                                                           |

### 4.3 VIP User Interface

This section gives an overview of user interface in UART VIP using the following subsections:

- Configuration Objects
- ◆ Transaction Objects
- ♦ Analysis Ports
- **♦** Constraints
- **♦** Exceptions
- **♦** Callbacks
- ◆ Interfaces and Modports
- **♦** Events
- ◆ Logging

### 4.3.1 Configuration Objects

Configuration objects convey agent-level testbench configuration. The configuration of agents is done in the build() phase of the environment or the testcase. Configuration objects contain built-in constraints, which come into effect when configuration objects are randomized.

UART VIP defines the following configuration classes:

- **♦** VIP Configuration
- ♦ VIP Agent Configuration

### 4.3.1.1 VIP Configuration

The svt\_uart\_configuration class contains UART protocol configuration information, which is applicable across the entire environment. UART configuration mainly specifies the following attributes:

- ♦ Common Attributes
- ♦ Attributes for Hardware Handshaking
- ♦ Attributes for Software Handshaking

### 4.3.1.1.1 Common Attributes

- Data width
- ◆ Baud divisor

- Handshake type
- ◆ Enable or disable driving of the Baud Out pin
- ♦ Receiver buffer size
- ◆ Stop bit
- ◆ Parity type
- ◆ Enable or disable Fractional Baud divisor
- ♦ Fractional Baud divisor
- ♦ Fractional Divisor Period
- ♦ Fractional MULT Median
- ◆ Enable or disable calling of put\_response() from a driver to put response object back to a sequencer
- ◆ Sample rate
- ◆ Enable Sample rate other than 16
- ♦ Enable rs485 mode

### 4.3.1.1.2 Attributes for Hardware Handshaking

- ◆ Enable or disable the RTS-CTS handshake
- ◆ Enable or disable the DTR-DSR handshake
- ◆ Enable or disable the Tx/Rx handshake
- ◆ Accepting 1 RX packet is allowed after receiver buffer is full

### 4.3.1.1.3 Attributes for Software Handshaking

- ◆ Data pattern for XON and XOFF
- ♦ Maximum delay between the XON packet and the XOFF packet
- ◆ Enable or disable wait for the XON packet before DTE sends the first transaction after power is up

### 4.3.1.2 VIP Agent Configuration

The agent configuration class, svt\_uart\_agent\_configuration, is derived from the svt\_uart\_configuration class. This contains configuration information, which is applicable to individual DTE or DCE agent in the environment.

Common configuration attributes for DTE and DCE agents are as follows:

- ◆ Active or passive mode of the DTE or DCE agent
- ◆ Enable or disable protocol checks
- ◆ Enable or disable Functional coverage
- ◆ Enable or disable Toggle coverage
- ◆ Enable or disable Protocol Analyzer (PA)
- ◆ Enable or disable Monitor log
- ◆ Enable or disable protocol checks-related functional coverage

For details on individual members of configuration classes, see UART VIP class reference HTML documentation:

\$DESIGNWARE\_HOME/vip/svt/uart\_svt/latest/doc/uart\_svt\_uvm\_class\_reference/html/class\_svt
\_uart\_agent\_configuration.html

### 4.3.2 Transaction Objects

Transaction objects, which extend from the uvm\_sequence\_item base class, define a unit of UART protocol information. The attributes of transaction objects are public and are accessed directly for setting and getting values. Most transaction attributes can be randomized.

Transaction objects store data content and the protocol execution information for transactions in terms of timing details of transactions.

Transaction objects are used to do the following:

- ♦ Generate Random and Directed stimulus
- ♦ Report observed transactions
- ♦ Collect functional coverage statistics
- ♦ Support error injection

Class properties are public and accessed directly to set and read values except those properties, which are not meant to be set by users. For example: direction, received\_packet, and received parity. Transaction objects support randomization and provide built-in constraints.

The VIP provides the following two constraints:

- ◆ The valid\_ranges constraint: It limits generated values to those acceptable to a driver. These constraints ensure basic VIP operations and should never be disabled.
- ◆ The reasonable\_\* constraint: It can be disabled individually or as a block. It limits the simulation by doing the following:
  - ♦ Enforcing the protocol: These constraints are typically enabled unless errors are injected in simulation.
  - ♦ Setting simulation boundaries: Disabling these constraints may slow simulation and introduce system memory issues.

The VIP supports extending transaction data classes for customizing randomization constraints. This allows you to disable some reasonable\_\* constraints and replace them with constraints appropriate to your system. The individual reasonable\_\* constraint maps to independent fields, each of which can be disabled. The class provides the reasonable\_constraint\_mode() method to enable or disable blocks of the reasonable \* constraints.

The VIP defines the following transaction classes:

♦ svt\_uart\_transaction: This class represents the data transaction for the VIP and used by the svt\_uart\_agent class. It contains the attributes of a transaction, such as packet count, break condition, payload, and so on. It also provides the timing information of a transaction, that is, delays to assert RTS or CTS signals and inter-cycle delay between two packets.

The monitor uses the svt\_uart\_transaction class directly to construct a response object. The class has the following properties:

- ♦ It contains the following attributes which are relevant for software handshaking (In-band):
  - send\_xoff\_data\_pattern
  - send\_xon\_data\_pattern
- It contains the following attributes which are relevant for hardware handshaking (Outband):
  - delay cts
  - delay rts
  - drive dsr signal
  - drive dtr signal
  - dsr signal value
  - dtr signal value
- ♦ It contains some other public attributes, which are as follows:
  - enable packet generation
  - packet count
  - inter\_cycle\_delay
  - buffer flush delay
  - break cond
  - payload[]
- ♦ It contains the following attributes to construct a response object:
  - received packet[]
  - received parity[]
  - direction

A transaction object contains a handle to a configuration object, which provides the configuration of a port on which a transaction is applied. The configuration is used during randomizing the transaction. The configuration is available in the sequencer of the VIP agent. The user sequence should initialize the configuration handle in the transaction using the configuration available in the sequencer of the VIP agent. If the configuration handle in the transaction is null at the time of randomization, the transaction issues a fatal message.

For details on the individual members of transaction classes, refer to the following UART VIP Class reference HTML documentation:

\$DESIGNWARE\_HOME/vip/svt/uart\_svt/latest/doc/uart\_svt\_uvm\_class\_reference/html/class\_svt
\_uart\_transaction.html

### 4.3.3 Analysis Ports

In active as well as passive mode of operation of the DTE or DCE agent, you can use the analysis port for connecting to the scoreboard, or for any other purpose, where a transaction object, that is, svt\_uart\_transaction for the completed transaction is required. The monitor in the agent provides an analysis port. At the end of a transaction, the monitor within the agent provides the completed object, svt\_uart\_transaction from its analysis port.

Analysis ports for transmit and receive ports are as follows:

- svt\_uart\_monitor::tx\_xact\_observed\_port
- ◆ svt\_uart\_monitor::rx\_xact\_observed\_port

### 4.3.4 Constraints

UART VIP uses objects with constraints for transactions, configurations, and exceptions. Tests performed in UVM flow are primarily defined by constraints. Constraints define the range of randomized values that create each object during simulation.

Classes that provide random attributes allow you to constrain the contents of the resulting object. When the randomize() method, which is a built-in method, is enabled, all random attributes are randomized using all constraints that are enabled.

Constraint randomization provides additional methods to assign class members using several ways to control the process. The following techniques are applied during randomization:

- ◆ Randomization only occurs when an object's randomize() method is activated, and the test code determines the occurrence of the randomization.
- ◆ Constraints form a set of rules to follow when randomization is performed. The outcome of testbench can be determined by controlling constraints. Direct control can be exerted by constraining a member to a single value. Constraints can also be enabled or disabled.
- ◆ Each randomization member has a randomization mode that can be turned ON or OFF, providing individual control for randomization.
- ◆ You can assign a member to a value at any time. Randomization does not affect other methods of assigning class members.

Figures 4-3 shows the scope of constraints that are part of UART VIP.

Α. В. Valid Ranges Valid Ranges Reasonable Constraints 1 4 1 D. C. Valid Ranges Valid Ranges Reasonable Const User-Defined User-Defined Constraints Constraints

Figure 4-3Constraints: Valid Ranges, Reasonable, and User-Defined

This section consists of the following subsections:

- Valid Range Constraints
- ♦ Reasonable Constraints
- ♦ User-Defined Constraints

### 4.3.4.1 Valid Range Constraints

Valid range constraints are as follows:

- ♦ Provided with UART VIP
- ♦ Keep values within a range that components can handle
- ◆ Are not tied to protocol limits
- ◆ On by default, and should not be turned off or modified

For transaction-class valid range of constraints, see the following class reference path:

\$DESIGNWARE\_HOME/vip/svt/uart\_svt/latest/doc/uart\_svt\_uvm\_class\_reference/html/cl ass\_svt\_uart\_transaction.html#item\_valid\_ranges

For configuration-class valid range of constraints, see the following class reference path:

\$DESIGNWARE\_HOME/vip/svt/uart\_svt/latest/doc/uart\_svt\_uvm\_class\_reference/html/cl ass\_svt\_uart\_configuration.html#item\_valid\_ranges

#### 4.3.4.2 Reasonable Constraints

Reasonable constraints are as follows:

- ◆ Provided with UART VIP
- ◆ Keep values within protocol limits (typically) to generate worthwhile traffic
- ◆ In some cases, keep simulations to a reasonable length and size
- ◆ Defined to be reasonable by Synopsys (user can override)
- ♦ May result in conditions that are a subset of the protocol
- ◆ On by default and can be turned off or modified (You should review these constraints)

For transaction-class reasonable range of constraints, see the following class reference path:

\$DESIGNWARE\_HOME/vip/svt/uart\_svt/latest/doc/uart\_svt\_uvm\_class\_reference/html/cl ass\_svt\_uart\_transaction.html

For configuration-class reasonable range of constraints, see the following class reference path:

\$DESIGNWARE\_HOME/vip/svt/uart\_svt/latest/doc/uart\_svt\_uvm\_class\_reference/html/cl
ass svt uart configuration.html

#### 4.3.4.3 User-Defined Constraints

User-defined constraints are as follows:

- ◆ Provides a method to define specific tests
- ♦ Constraints that are not within a valid range are excluded during randomization

All constraints that are enabled are included during simulation.



Constraint solver resolves any conflicts.

### 4.3.5 Exceptions

Exceptions are errors that are introduced into a transaction for the purpose of testing the DUT and to check its response in error scenarios. This can be done for agent transactions. The error injections are as follows:

- ◆ PARITY ERROR
- ◆ FRAMING ERROR
- ♦ NO OP ERROR

The following exceptions applies only to RS485 mode along with the above mentioned error injections:

- ♦ RE\_DE\_TAT\_ERROR
- ◆ DE RE TAT ERROR
- ◆ DE\_DEASSERT\_SOUT\_ERROR
- ◆ RE\_DEASSERT\_SIN\_ERRORR

For more details on exceptions, refer to the UART VIP class reference HTML document:

 $\label{local_sym} $$DESIGNWARE\_HOME/vip/svt/uart_svt/latest/doc/uart_svt_uvm_class\_reference/html/class\_svt_uart\_transaction\_exception\_list.html$ 

### 4.3.6 Callbacks

Callbacks are an access mechanism that enable the insertion of user-defined code and allow access to objects for scoreboarding and functional coverage. Each DTE or DCE agent is associated with a callback class that contains a set of callback methods. These methods are called as a part of the normal flow of a procedural code. There are the following differences between callback methods and other methods that set them apart:

- ◆ Callbacks are virtual methods with no initial code, so they do not provide any functionality unless they are extended. The exception to this rule is that some of the callback methods for functional coverage already contain a default implementation of a coverage model.
- ◆ The callback class is accessible to you, so the class can be extended. Including the testbench-specific extensions of default callback methods, the testbench-specific variables and methods control the behavior of supported callbacks in the testbench.
- ◆ Callbacks are called within the sequential flow at places where an external access is useful. In addition, the arguments to methods include the references to relevant data objects. For example, just before a monitor puts a transaction object into an analysis port is a good point to sample for functional coverage since the object reflects the activity that just happened on pins. A callback at this point with an argument referencing the transaction object allows this exact scenario.
- ◆ There is no need to invoke callback methods for the callbacks that are not extended. To avoid a loss of performance, callbacks are not executed by default.

UART VIP uses callbacks in the following three main applications:

- ♦ Access for functional coverage
- Access for scoreboarding
- ◆ Insertion of the user-defined code

This section consists of the following subsection:

♦ Agent Callbacks

### **Agent Callbacks**

In the agent, callback methods are called by driver and monitor components. The following callback classes, which contain the callback methods are invoked by the agent:

- ♦ svt uart txrx callback
- ♦ svt uart monitor callback

For details of these classes, see the following UART VIP class reference HTML documentation:

 $\label{local_syst} $$ DESIGNWARE\_HOME/vip/svt/uart\_svt/latest/doc/uart\_svt\_uvm\_class\_reference/html/class\_svt\_uart\_txrx\_callback.html$ 

#### and

\$DESIGNWARE\_HOME/vip/svt/uart\_svt/latest/doc/uart\_svt\_uvm\_class\_reference/html/class\_svt
\_uart\_monitor\_callback.html

### Scoreboarding

Scoreboarding can be achieved by the following two ways:

- ◆ Using Monitor analysis ports: See Section Analysis Ports.
- Using Agent callbacks: See Section Agent Callbacks.

### 4.3.7 Interfaces and Modports

SystemVerilog models signal connections using interfaces and modports. Interfaces define the set of signals, which make up a port connection. Modports define the collection of signals for a given port, the direction of the signals, and the clock with respect to which these signals are driven and sampled.

The VIP provides SystemVerilog interface, which can be used to connect the VIP to the DUT. Synopsys defines the top-level interface, svt uart if.

This SystemVerilog 'interface' definition declares all of signals (scoped within an instance of this interface) that are specified by the protocol. The interface declares 'modports' that are to be used as logical port connections for components.

The port interface, svt\_uart\_if, contains the following modports, which you should use to connect the VIP to the DUT:

♦ svt\_uart\_monitor\_modport: The monitor component uses this modport inside DTE and DCE agents.

### **4.3.8** Events

UART VIP provides the following monitor events:

- ◆ EVENT\_RX\_START\_DETECTED: Event triggers when start bit is detected by the receiver.
- ◆ EVENT\_RX\_STOP\_DETECTED: Event triggers when stop bit is detected by the receiver.
- ◆ EVENT\_TX\_START\_DETECTED: Event triggers when start bit is detected by the transmitter.
- ◆ EVENT\_TX\_STOP\_DETECTED: Event triggers when stop bit is detected by the transmitter.
- ◆ EVENT\_TX\_DATA\_DETECTED: Event triggers when last data bit is detected by the transmitter.
- ◆ EVENT\_RX\_DATA\_DETECTED: Event triggers when last data bit is detected by the receiver.
- ◆ EVENT\_TX\_PARITY\_DETECTED: Event triggers when parity bit is detected by the transmitter.
- EVENT\_RX\_PARITY\_DETECTED: Event triggers when parity bit is detected by the receiver.
- ◆ EVENT\_XOFF\_DETECTED: Event triggers when XOFF data pattern is detected.
- ◆ EVENT\_XON\_DETECTED: Event triggers when XON data pattern is detected.

### 4.3.9 Logging

The VIP monitor has the capability to generate trace messages which are captured into trace files. To enable or disable generation of such files, see the class reference HTML document:

\$DESIGNWARE\_HOME/vip/svt/uart\_svt/latest/doc/uart\_svt\_uvm\_class\_reference/html/class\_svt \_uart\_agent\_configuration.html#item\_enable\_traffic\_log

### 4.4 Functional Coverage

This section consists of the following subsections:

- ♦ Built-In Coverage
- ♦ Coverage Callback Classes
- ♦ Enabling Built-In Coverage

### 4.4.1 Built-In Coverage

UART VIP provides the following types of built-in coverage:

- ◆ Transaction-Based Coverage
- ♦ Toggle-Based Coverage
- ♦ Pattern-Based Coverage

For more details on covergroups, see the UART VIP class reference HTML document:

\$DESIGNWARE\_HOME/vip/svt/uart\_svt/latest/doc/uart\_svt\_uvm\_class\_reference/html/level1\_covergroups.html

### 4.4.1.1 Transaction-Based Coverage

Transaction-based coverage is a coverage collection based on the properties of transactions generated by UART DCE and UART DTE.

### 4.4.1.2 Toggle-Based Coverage

Toggle-based coverage is a signal-level coverage. Toggle coverage provides the baseline information that a system is connected properly and that a higher-level coverage or compliance failures are not simply the result of connectivity issues. Toggle coverage answers the question whether a bit changes from a value of 0 to 1 and back from 1 to 0. This type of coverage does not show every value of a multi-bit vector but it measures that all individual bits of a multi-bit vector toggle.

### 4.4.1.3 Pattern-Based Coverage

It covers pattern-based specific scenarios to recognize the sequence of a payload in transactions, etc.

### 4.4.2 Coverage Callback Classes

This section consists of the following subsections:

- ♦ Coverage Data Callback
- ♦ Coverage Callback
- ◆ Toggle Coverage Data Callback
- ♦ Toggle Coverage Callback

### 4.4.2.1 Coverage Data Callback

This callback class defines default data and event information that are used to implement coverage groups. This class also includes the implementation of coverage methods that respond to coverage requests by setting coverage data and triggering coverage events. This implementation does not include coverage groups.

The naming convention uses def\_cov\_data in class names for easy identification of these classes. The def\_cov\_data callback classes extend from the monitor callback class, that is

svt\_uart\_monitor\_callback. For example, the coverage data callback class name of the master monitor is svt\_uart\_monitor def cov\_data\_callbacks.

The following are the callback methods, which are implemented for sampling coverage:

- ♦ pre xact observed put
- ♦ xact\_observed\_cov
- ♦ transaction started
- ◆ transaction ended

### 4.4.2.2 Coverage Callback

This callback class includes built-in covergroups based on data and events defined in the data class.

The naming convention uses def\_cov in class names for easy identification of these classes. The def\_cov callback classes extend from the coverage data callback class, that is svt\_uart\_monitor\_def\_cov\_data\_callbacks. The coverage callback class that implements built-in covergroups is svt\_uart\_monitor\_def\_cov\_callback.

### 4.4.2.3 Toggle Coverage Data Callback

This callback class defines toggle data and event information that are used to implement coverage groups. This class also includes implementations of coverage methods that respond to coverage requests by setting coverage data and triggering coverage events. This implementation does not include coverage groups.

The naming convention uses def\_toggle\_cov\_data in class names for easy identification of these classes. The def\_toggle\_cov\_data callback classes extend from the monitor callback class, that is svt\_uart\_monitor\_callback. The toggle coverage data callback class name is svt\_uart\_monitor\_def\_toggle\_cov\_data\_callback.

The following methods are implemented for sampling toggle coverage:

- ◆ recognize dtr dsr samples
- ◆ recognize rts cts samples
- ♦ sample rts cts toggle bit cov
- → sample dtr dsr toggle bit cov

### 4.4.2.4 Toggle Coverage Callback

This callback class extends from the toggle coverage data callback class. This callback class includes built-in covergroups based on data and events defined in the data class.

The naming convention uses toggle\_def\_cov in class names for easy identification of these classes. The toggle coverage callback class implementing built-in covergroups is svt uart monitor toggle def cov callback.

### 4.4.3 Enabling Built-In Coverage

You can enable built-in functional coverage by setting the coverage\_enable attribute and the toggle\_coverage\_enable attribute in the configuration class, svt\_uart\_agent\_configuration, to 1. To disable the coverage, set the attribute to 0.

By default, the coverage is disabled.

### 4.5 Protocol Checks

You can enable protocol checks by setting the configuration attribute, <code>check\_enable</code>, in the <code>svt\_uart\_agent\_configuration</code> class to 1. To disable checks, set the attribute to 0. By default, the protocol checks are enabled.

For a comprehensive list of all the protocol checks, see the following UART VIP class reference HTML documentation:

\$DESIGNWARE\_HOME/vip/svt/uart\_svt/latest/doc/uart\_svt\_uvm\_class\_reference/html/protocolC hecks.html

Use the set\_default\_fail\_effect method (from env, after structural elements including monitors are build, for example, end\_of\_elaboration phase) to disable a particular check triggering the following UVM error:

systemTop\_env0.dce0\_agent.monitor.err\_check.svt\_err\_sin\_not\_idle\_whn\_cts\_high.set\_defaul
t\_fail\_effect(svt\_err\_check\_stats::EXPECTED);

#### **UVM Error**

UVM\_ERROR @ 18739185.000 ns: err\_check [register\_fail:Valid Data Transfer:-:uvm\_test\_top.systemTop\_env0.dce0\_agent.svt\_err\_sin\_not\_idle\_whn\_cts\_high]
Description: SIN should not be asserted by DCE when CTS is De-asserted,
Reference: UART spec version PC16550D

For more details about this method, see HTML class reference documentation:

https://solvnet.synopsys.com/dow\_retrieve/latest/snps\_vip\_lib/doc/uart\_svt\_uvm\_class\_reference/html/class\_svt\_err\_check\_stats.html#item\_fail\_effect\_enum

### 4.6 Sequence Collection

UART VIP provides a collection of DTE and DCE sequences. These sequences can be registered with agent sequencers within DTE and DCE agents respectively to generate different types of UART scenarios. All DTE and DCE sequences extend from the base sequence, namely, svt\_uart\_dte\_base\_sequence and svt\_uart\_dce\_base\_sequence respectively.

For a list of all DTE and DCE sequences, see the following UART VIP class reference HTML documentation:

\$DESIGNWARE\_HOME/vip/svt/uart\_svt/latest/doc/uart\_svt\_uvm\_class\_reference/html/sequencep ages.html.



See ts.sequence\_collection\_test.sv and ts.dce\_dte\_test.sv tests in the intermediate example of the VIP.

## **Verification Topologies**

The chapter consists of the following sections that show you how UART VIP can be used from a high-level to test DTE or DCE DUT:

- ◆ DTE DUT and DCE VIP
- ◆ DCE DUT and DTE VIP
- ◆ DTE DUT With Passive DTE VIP and DCE VIP
- ◆ DTE VIP and DCE DUT With Passive DCE VIP
- ◆ DTE DUT With Passive DTE VIP and DCE DUT With Passive DCE VIP
- ◆ UART VIP UVM Integration Reference

### 5.1 DTE DUT and DCE VIP

*Scenario*: The VIP is required to verify DTE DUT.

*Testbench Setup*: Configure agent configuration to have one DCE agent in an active mode. The active DCE agent responds to the transactions generated by DTE DUT. The DCE agent also performs passive functions, such as protocol checking, coverage generation, and transaction logging.

Implementation of this topology requires the setting of the following properties:

(Assuming the instance name of the agent configuration is doe ofg.)

```
Agent Configuration Settings:
```

```
dce_cfg.is_active = 1;
```

Also, the implementation of this topology requires the following setting in the top level:

```
Top-level setting:
/**

* Instantiate the SV Interface for DCE and connect the system clock to the clock signal
* in the interface */
   svt_uart_if uart_dce_if(SystemClock);
```

```
/** Instantiate the UART BFM wrapper acting as DCE*/
svt_uart_bfm_wrapper #(.UV_DEVICE_TYPE(`UV_DCE)) Bfml (uart_dce_if);
```



Here, the <code>UV\_DEVICE\_TYPE</code> parameter, of the <code>svt\_uart\_bfm\_wrapper</code> module, specifies the device type, that is, DTE or DCE and the <code>`UV\_DCE</code> macro shows the agent as DCE.

When the DUT has a single DTE agent to be verified, the testbench can use a DCE agent. Figures 5-1 shows DTE DUT and DCE VIP: Usage.

Figure 5-1 DTE DUT and DCE VIP - Usage



### 5.2 DCE DUT and DTE VIP

*Scenario*: The VIP is required to verify DCE DUT.

*Testbench Setup*: Configure agent configuration to have one DTE agent in an active mode. The active DTE agent generates transactions for the DCE DUT. The DTE agent also performs passive functions, such as protocol checking, coverage generation, and transaction logging.

When the DUT has a single DCE agent to be verified, the testbench can use a DTE agent.

Implementation of this topology requires the setting of the following properties:

(Assuming the instance name of the agent configuration is dte cfg.)

*Agent Configuration Settings:* 

```
dte_cfg.is_active = 1;
```

Also, the implementation of this topology requires the following setting in the top level:

```
Top-level setting: /**
```

```
* Instantiate the SV interface for DTE and connect the system clock to the clock signal in the interface */
svt_uart_if uart_dte_if(SystemClock);

/** Instantiate the UART BFM wrapper acting as DTE*/
svt_uart_bfm_wrapper #(.UV_DEVICE_TYPE(`UV_DTE)) Bfm0 (uart_dte_if);
```



Here, the <code>UV\_DEVICE\_TYPE</code> parameter, of the <code>svt\_uart\_bfm\_wrapper</code> module, specifies the device type, that is, DTE or DCE and the <code>`UV\_DTE</code> macro shows the agent as DTE.

Figures 5-2 shows DCE DUT and DTE VIP: Usage.

Figure 5-2 DCE DUT and DTE VIP - Usage



### 5.3 DTE DUT With Passive DTE VIP and DCE VIP

Scenario: The VIP is required to verify DTE DUT.

*Testbench Setup*: Configure agent configuration to have one DCE agent in an active mode and one DTE agent in a passive mode. The active DCE agent responds to the transactions generated by the DTE DUT. The DCE and DTE agents also perform passive functions, such as protocol checking, coverage generation, and transaction logging.

Implementation of this topology requires the setting of the following properties:

(Assuming the instance name of the agent configuration is doe of g and dte of g.)

Agent Configuration Settings:

```
dce_cfg.is_active = 1;
dte_cfg.is_active = 0;
```

Also, the implementation of this topology requires the following setting in the top level:

Top-level setting:

Verification Topologies

```
/**
* Instantiate the SV interface for DTE and connect the system clock to the clock signal
* in the interface */
svt_uart_if uart_dte_if(SystemClock);

/**

* Instantiate the SV interface for DCE and connect the system clock to the clock signal
* in the interface */
svt_uart_if uart_dce_if(SystemClock);

/** Instantiate the BFM Wrapper acting as DTE*/
svt_uart_bfm_wrapper #(.UV_DEVICE_TYPE(`UV_DTE)) Bfm0 (uart_dte_if);

/** Instantiate the BFM Wrapper acting as DCE*/
svt_uart_bfm_wrapper #(.UV_DEVICE_TYPE(`UV_DCE)) Bfm1 (uart_dce_if);

** The stantiate the BFM Wrapper acting as DCE*/
svt_uart_bfm_wrapper #(.UV_DEVICE_TYPE(`UV_DCE)) Bfm1 (uart_dce_if);

** Here, the UV_DEVICE_TYPE parameter, of the svt_uart_bfm_wrapper module, specifies the device type, that is, DTE or DCE. `UV_DTE and
```

When the DUT has a single DTE agent to be verified, the testbench can use the DCE agent. Figures 5-3 shows the DTE DUT with the passive DTE VIP and DCE VIP.

`UV DCE macros show the agent as DTE and DCE respectively.

Figure 5-3 DTE DUT With Passive DTE VIP and DCE VIP - Usage



#### 5.4 DTE VIP and DCE DUT With Passive DCE VIP

*Scenario*: The VIP is required to verify DCE DUT.

Testbench Setup: Configure agent configuration to have one DTE agent in an active mode and one DCE agent in a passive mode. The active DTE agent responds to the transactions generated by the DCE DUT. The DTE and DCE agents also perform passive functions, such as protocol checking, coverage generation, and transaction logging.

Implementation of this topology requires the setting of the following properties:

(Assuming the instance name of the agent configuration is doe of g and dte of g.)

*Agent Configuration Settings:* 

```
dte_cfg.is_active = 1;
dce_cfg.is_active = 0;
```

Also, the implementation of this topology requires the following setting in the top level:

```
Top-level setting:
* Instantiate the SV interface for DTE and connect the system clock to the clock signal
* in the interface */
svt_uart_if uart_dte_if(SystemClock);
/**
* Instantiate the SV interface for DCE and connect the system clock to the clock signal
* in the interface */
svt_uart_if uart_dce_if(SystemClock);
/** Instantiate the BFM wrapper acting as DTE*/
svt_uart_bfm_wrapper #(.UV_DEVICE_TYPE(`UV_DTE)) Bfm0 (uart_dte_if);
/** Instantiate the BFM Wrapper acting as DCE*/
svt_uart_bfm_wrapper #(.UV_DEVICE_TYPE(`UV_DCE)) Bfm1 (uart_dce_if);
                      Here, the UV DEVICE TYPE parameter, of the svt uart bfm wrapper
 ₹ Note
```

module, specifies the device type, that is, DTE or DCE. `UV DTE and `UV DCE macros show the agent as DTE and DCE respectively.

When the DUT has a single DCE agent to be verified, the testbench can use DTE agent. Figures 5-4 shows the DCE DUT with the DTE VIP and passive DCE VIP.

VC VIP for UART UVM User Guide

Figure 5-4 DCE DUT With DTE VIP and Passive DCE VIP - Usage



### 5.5 DTE DUT With Passive DTE VIP and DCE DUT With Passive DCE VIP

*Scenario*: The VIP is required to monitor the DCE and DTE DUT.

*Testbench Setup*: Configure the agent configuration to have one DTE agent in a passive mode and one DCE agent also in a passive mode. The DTE and DCE agents also perform passive functions, such as protocol checking, coverage generation, and transaction logging.

Implementation of this topology requires the setting of the following properties:

(Assuming the instance name of the agent configuration is dce\_cfg and dte\_cfg.)

Agent Configuration Settings:

```
dte_cfg.is_active = 0;
dce_cfg.is_active = 0;
```

Also, the implementation of this topology requires the following setting in the top level:

```
Top-level setting:

/**

* Instantiate the SV interface for DTE and connect the system clock to the clock signal

* in the interface */

svt_uart_if uart_dte_if(SystemClock);

/**

* Instantiate the SV interface for DCE and connect the system clock to the clock signal

* in the interface */

svt_uart_if uart_dce_if(SystemClock);

/** Instantiate the UART BFM wrapper acting as DTE*/

svt_uart_bfm_wrapper #(.UV_DEVICE_TYPE(`UV_DTE)) Bfm0 (uart_dte_if);
```

/\*\* Instantiate the UART BFM wrapper acting as DCE\*/
svt\_uart\_bfm\_wrapper #(.UV\_DEVICE\_TYPE(`UV\_DCE)) Bfm1 (uart\_dce\_if);



Here, the UV\_DEVICE\_TYPE parameter, of the svt\_uart\_bfm\_wrapper module, specifies the device type, that is, DTE or DCE. `UV\_DTE and `UV DCE macros show the agent as DTE and DCE respectively.

Figures 5-5 shows the DCE DUT with the passive DTE VIP and DCE VIP with passive DCE VIP.

Figure 5-5 DCE DUT With Passive DTE VIP and DCE VIP With Passive DCE VIP- Usage



Verification Topologies

VC VIP for UART

UVM User Guide

### 5.6 UART VIP UVM Integration Reference

This section consists of the following subsections:

- **♦** Introduction
- ◆ Inclusion of VIP files
- ◆ Integration of UART VIP in a UVM-Based Setup

### 5.6.1 Introduction

This section provides UART VIP top-level modification steps, which help you integrate UART VIP into your testbench environment. UART VIP can be used with the following verification topologies:

- ◆ DTE as DUT and DCE as VIP as shown in Figure 5-6
- ◆ DCE as DUT and DTE as VIP as shown in Figure 5-7

Figure 5-6DTE as DUT and DCE as VIP





Figure 5-7DCE as DUT and DTE as VIP

### 5.6.2 Inclusion of VIP files

To integrate UART VIP into your testbench environment, you need to modify its scripts to include necessary directories, files, and defines by referring the compilation log created after running any one of the tests available as a part of the VIP product.

For example, after you run random\_test from the tb\_uart\_svt\_uvm\_basic\_sys example, the compile.log file is created in the logs directory. In the compile.log file, you can find commands related to a specific simulator, the details of the directories which need to be included, defines, and other switches.

### 5.6.3 Integration of UART VIP in a UVM-Based Setup

You can use the following file as a reference to integrate the UART VIP in your testbench environment:

examples/sverilog/uart\_svt/tb\_uart\_svt\_uvm\_<basic/intermediate/disable\_txrx\_hands hake\_intermediate>\_sys/top.sv

Perform the following steps to integrate the UART VIP into your testbench.

a. Include the UART UVM package

```
`include "svt_uart.uvm.pkg
```

- b. UART Reset Requirement: Reset toggle (low--high--low) is always mandatory because UART VIP expects necessary reset toggle before any stimulus can be fired from it. You can use either of the following two ways to do this:
  - i. Provide toggled reset to the VIP reset pin.
  - ii. Include the reset interface file in the top-level testbench and reset.

```
`include "uart_reset_if.svi"
```

**J** Note

The inclusion of uart\_reset\_if.svi is not required if you directly provide a toggled reset to the VIP

c. Declare the system clock if it is not already declared.

```
/** Signal to generate the clock */
bit SystemClock;
```

Import UVM and SVT and UART SVT-based packages.

```
/** Import UVM Package */
import uvm_pkg::*;
/** Import the SVT UVM Package */
import svt_uvm_pkg::*;
/** Import UART SVT UVM Packages */
import svt_uart_uvm_pkg::*;
```

d. Includes all the test files.

```
`include "top_test.sv"
```



User can include own tests and sequences as well. Tests and sequences can be part of any other package or scope.

e. Instantiate the SV Interface for DTE/DCE (as per the DUT's requirement) and connect the system clock to the clock signal in the interface.

```
svt_uart_if uart_dte_if (SystemClock); // in case DTE VIP
or
svt_uart_if uart_dte_if (SystemClock); // in case DCE VIP
```

f. Instantiate UART BFM Wrapper acting as DTE/DCE.

```
svt_uart_bfm_wrapper # (.UV_DEVICE_TYPE (`UV_DTE)) Bfm0 (uart_dte_if); // in
case DTE VIP

Or
svt_uart_bfm_wrapper # (.UV_DEVICE_TYPE (`UV_DCE)) Bfm1 (uart_dce_if); // in
case DCE VIP
```



UV\_DEVICE\_TYPE is the parameter in the svt\_uart\_bfm\_wrapper module. It can take the value (`UV\_DTE or `UV\_DCE) which tells the VIP to work in DTE mode or in DCE mode. Instance name Bfm0 & Bfm1 may differ based on your choice.

g. Instantiate reset interface and assign the system clock to reset the interface's clock pin and also assign the reset pin from the reset interface to the reset pins from the VIP DTE or DCE interface

```
/** Reset Interface instantiation */
uart_reset_if uart_reset_if ();
assign uart_reset_if.clk = SystemClock;
assign uart_dte_if.rst = uart_reset_if.reset; // in case DTE VIP
Or
assign uart_dce_if.rst = uart_reset_if.reset; // in case DCE VIP
```



This step is not mandatory if you are not using reset interface for reset purpose. You can directly provide the users reset to the VIP's reset, that is toggled reset.



reset signal is active High.

### For example,

```
assign uart_dte_if.rst = dut.reset; // dut is instance of DUT
Or
assign uart_dce_if.rst = dut.reset; // dut is instance of DUT
```

- h. Generate the clock if required
- i. Provide the UART SV interface to the UART ENV.



To achieve this in case of UVM uvm\_config\_db mechanism can be used. (Refer the respective top.sv for reference).

- j. The DUT's port connection with VIP in various verification environments and corresponding configuration settings in VIP are as follows:
  - i. RTS Pin of One Device Connected to CTS Pin of Another Device
  - RTS and CTS Pins of One Device Connected to Corresponding RTS and CTS Pins of Another Device Respectively
  - iii. In Case of Software Handshaking

### RTS Pin of One Device Connected to CTS Pin of Another Device



Harware handshaking pins like RTS, CTS, DTR & DSR are active low signals.

Figure 5-8 shows the cross connection between the RTS pin of one device with the respective CTS pin of another device. To meet this requirement, the VIP must configure the following attributes of the svt\_uart\_configuration class:

```
handshake_type = HARDWARE;
enable_tx_rx_handshake = 1; // must be set to 1 if cross connections between
RTS and CTS
enable_rts_cts_handshake = 1; // must be set to 1 if user needs RTS and CTS to
take part in Hardware handshaking otherwise 0
enable_dtr_dsr_handshake = 1; // must be set to 1 if user needs DTR and DSR to
take part in Hardware handshaking otherwise 0
```

Figure 5-8RTS Pin of One Device Connected to CTS Pin of Another Device



There are the following two topologies in this scenario:

### ♦ DTE as DUT and DCE as VIP

In the following code snippet, the DTE is the DUT and the DCE is the VIP and an instance of the svt\_uart\_if is created with the name uart\_dce\_if. In this case direct assignment can be made between the DUT's instance and the VIP's interface and similarly other connections can be made.

```
assign uart_dce_if.dtr = dut.dtr;
assign dut.dsr = uart_dce_if.dsr;
assign uart_dce_if.cts = dut.rts;
assign dut.cts = uart_dce_if.rts;
assign uart_dce_if.sout = dut.sout;
assign dut.sin = uart dce if.sin;
```

### ♦ DCE as DUT and DTE as VIP

In the following code snippet, the DCE is the DUT and the DTE is the VIP and an instance of the svt\_uart\_if is created with the name uart\_dte\_if. In this case direct assignment can be made between the DUT's instance and the VIP's interface and similarly other connections can be made.

```
assign dut.dtr = uart_dte_if.dtr;
assign uart_dte_if.dsr = dut.dsr;
assign dut.cts = uart_dte_if.rts;
assign uart_dte_if.cts = dut.rts;
```

```
assign dut.sout = uart_dte_if.sout;
assign uart dte if.sin = dut.sin;
```

## RTS and CTS Pins of One Device Connected to Corresponding RTS and CTS Pins of Another Device Respectively

Figure 5-9 shows the RTS pin of the DTE connected to the RTS pin of the DCE and the CTS pin of the DCE connected to the CTS pin of the DTE. To meet this requirement, the VIP must configure the following attributes of the class svt\_uart\_configuration:

```
handshake_type = HARDWARE;
enable_tx_rx_handshake = 0; // must be set to 0
enable_rts_cts_handshake = 1; // must be set to 1 if user needs RTS and CTS to
take part in Hardware handshaking otherwise 0
enable_dtr_dsr_handshake = 1; // must be set to 1 if user needs DTR and DSR to
take part in Hardware handshaking otherwise 0
```

Figure 5-9RTS and CTS Pins of One Device Connected to Corresponding RTS and CTS Pins of Another Device



There are the following two topologies in this scenario:

### i. DTE as DUT and DCE as VIP

In the following code snippet, the DTE is the DUT and the DCE is the VIP and an instance of the svt\_uart\_if is created with the name uart\_dce\_if. In this case direct assignment can be made between the DUT's instance and the VIP's interface and similarly other connections can be made.

```
assign uart_dce_if.dtr = dut.dtr;
assign dut.dsr = uart_dce_if.dsr;
assign uart_dce_if.rts = dut.rts;
assign dut.cts = uart_dce_if.cts;
assign uart dce if.sout = dut.sout;
```

```
assign dut.sin = uart_dce_if.sin;
```

### ii. DCE as DUT and DTE as VIP

In the following code snippet, the DCE is the DUT and the DTE is the VIP and an instance of the svt\_uart\_if is created with the name uart\_dte\_if. In this case direct assignment can be made between the DUT's instance and the VIP's interface and similarly other connections can be made.

```
assign dut.dtr = uart_dte_if.dtr;
assign uart_dte_if.dsr = dut.dsr;
assign dut.rts = uart_dte_if.rts;
assign uart_dte_if.cts = dut.cts;
assign dut.sout = uart_dte_if.sout;
assign uart_dte_if.sin = dut.sin;
```

### In Case of Software Handshaking

Figure 5-10 shows the connection between the SIN and SOUT pins. Only data pins are used to perform handshaking. To meet this requirement, the VIP must configure the following attributes of the class svt\_uart\_configuration:

```
handshake_type = SOFTWARE;
enable_tx_rx_handshake = 1; // optional to any value
enable_rts_cts_handshake = 0; // must be set to 0 in case of software
handshaking
enable_dtr_dsr_handshake = 0; // must be set to 0 in case of software
handshaking
```

Figure 5-10Software Handshaking

There are the following two topologies in this scenario:

### DTE as DUT and DCE as VIP

In the following code snippet, DTE is the DUT and DCE is the VIP and an instance of svt\_uart\_if is created with the name uart\_dte\_if. In this case direct assignment can be made between the DUT's instance and the VIP's interface and similarly other connections can be made.

```
assign uart_dce_if.sout = dut.sout;
assign dut.sin = uart dce if.sin;
```



The code snippet takes Figure 5-10 as a reference. The name of the pin could differ for SIN and SOUT. So, while assigning these pins, you need to keep in mind that in case DCE is assigned as the VIP, SIN is the output from the DCE VIP and SOUT is input to the DCE VIP.

### ii. DCE as DUT and DTE as VIP

In the following code snippet, DCE is the DUT and DTE is the VIP and an instance of svt\_uart\_if is created with the name uart\_dte\_if. In this case, direct assignment can be made between the DUT's instance and the VIP's interface:

```
assign dut.sout = uart_dte_if.sout;
assign uart_dte_if.sin = dut.sin;
```



The code snippet takes Figure 5-10 as a reference. The name of the pin could differ for SIN and SOUT. So, while assigning these pins, you need to keep in mind that in case DTE is assigned as the VIP, SOUT is the output from the DTE VIP and SIN is input to the DTE VIP.

# 6 VIP Tools

This chapter provides useful information about VIP tools that you can use with UART VIP. This chapter discusses the following topics:

- ♦ Verification Planner
- ♦ Source Code Visibility
- Protocol Analyzer Support
- ◆ Using Native Protocol Analyzer for Debugging

### 6.1 Verification Planner

UART VIP provides verification plans, which track verification progress of UART protocol. UART VIP also provides a set of top-level plans and sub-plans. Verification plans are available at the following location:

\$DESIGNWARE HOME/vip/svt/uart svt/latest/doc/VerificationPlans

For more information on Verification Planner, see the README file, which is available at the following location:

\$DESIGNWARE\_HOME/vip/svt/uart\_svt/latest/doc/VerificationPlans/README

### 6.2 Source Code Visibility

The source code visibility feature is available with Verdi to view some of the protected code of VIP classes.

### 6.3 Protocol Analyzer Support

UART VIP supports Synopsys® Protocol Analyzer. Protocol Analyzer is an interactive graphical application, which provides protocol-oriented analysis and debugging capabilities.

For UART VIP, protocol file generation is enabled or disabled through the <code>enable\_xml\_gen</code> variable, which is defined in the <code>svt\_uart\_agent\_configuration</code> class. The default value of this variable is 0, which means that protocol file generation is disabled by default.

To enable protocol file generation, set the value of the <code>enable\_xml\_gen</code> variable to 1 in agent configuration of each DTE or DCE for which protocol file generation is desired. The next time the environment is simulated, protocol files are generated according to agent configuration. Protocol files are in the <code>.xml</code> format. Import these files into Protocol Analyzer to view protocol transactions.

To invoke Protocol Analyzer, use the following:

```
% $DESIGNWARE HOME/bin/pa
```

The documentation for Protocol Analyzer is available at the following path:

```
\verb|SDESIGNWARE_HOME/vip/tools/pa/latest/doc/protocol_analyzer_getting_started.pdf|
```

### 6.4 Using Native Protocol Analyzer for Debugging

### 6.4.1 Introduction

This feature enables you to invoke Protocol Analyzer from Verdi GUI. You can synchronize the Verdi wave window, smart log and the source code with the Protocol Analyzer transaction view.

Protocol Analyzer can be enabled in an interactive and post-processing mode. The new features available in Native Protocol Analyzer includes layer based grouping of the transactions, Quick filter, Call stack, horizontal zoom and reverse debug with the interactive support.

### 6.4.2 Prerequisites

Protocol Analyzer uses transaction-level dump database. You can use the following settings to dump the transaction database:

### **Compile Time Options**

- → -lca
- → -kdb // dumps the work.lib++ data for source coding view
- → +define+SVT\_FSDB\_ENABLE // enables FSDB dumping
- → -debug\_access

For more information on how to set the FSDB dumping libraries, see "Appendix B" section in Linking Novas Files with Simulators and Enabling FSDB Dumping guide available at \$VERDI\_HOME/doc/linking\_dumping.pdf.

You can dump the transaction database either by setting the pa\_format\_type configuration variable as shown below:

### **Configuration Variable Setting:**

```
< svt_uart_agent_configuration >.enable_xml_gen = 1; // Default is 0
< svt_uart_agent_configuration>.pa_format_type =svt_xml_writer::
format_type_enum'(2); // 0 is XML, 1 FSDB and 2 both XML and FSDB, default it will
be zero
```

### **Runtime Option**

```
+svt_enable_pa=fsdb
```

Enables FSDB output of transaction and memory information for display in Verdi.

### 6.4.3 Invoking Protocol Analyzer

Perform the following steps to invoke Protocol Analyzer in interactive or post-processing mode:

### **Post-processing Mode**

- ♦ Load the transaction dump data and issue the following command to invoke the GUI:
- ♦ verdi -ssf <dump.fsdb> -lib work.lib++
- ◆ In Verdi, navigate to Tools -> Transaction Debug -> Transaction and Protocol Analyzer to invoke Protocol Analyzer.

### **Interactive Mode**

- ♦ Issue the following command to invoke Protocol Analyzer in an interactive mode:
- ◆ <simv> -gui=verdi

You can invoke the Protocol Analyzer as shown above through Verdi. The Protocol Analyzer transaction view gets updated during the simulation.

### 6.4.4 Documentation

The documentation for Protocol Analyzer is available at the following path:

\$VERDI\_HOME/doc/Verdi\_Transaction\_and\_Protocol\_Debug.pdf

### 6.4.5 Limitations

Interactive support is available only for VCS.

# **7** Usage Notes

This chapter provides some useful information that can help you while using UART VIP. This chapter discusses the following topics:

- Protocol Usage Notes
- Verification Usage Notes
- Setting Verbosity Levels
- ❖ Application Note for UART RS-485 Mode
- **❖** SolvNet Articles

# 7.1 Protocol Usage Notes

This section consists of the following topics:

- ♦ UART Transaction Properties
- **♦** Flow Control
- ♦ Fractional Baud Rate Divisor

# 7.1.1 UART Transaction Properties

The UART transaction class has different properties, which are used to create different stimulus from DTE agent or DCE agent.

For details on the properties of the transaction class, see the UART VIP class reference HTML documentation:

 $\label{local_syst} $$ DESIGNWARE\_HOME/vip/svt/uart\_svt/latest/doc/uart\_svt\_uvm\_class\_reference/html/class\_svt\_uart\_transaction.html$ 

## 7.1.2 Flow Control

Flow control is the process of managing the rate of data transmission between two nodes to prevent a fast sender from over running a slow receiver. For example, as the DTE to DCE speed is a few times faster than the DCE to DCE speed, the PC can send data to the modem at a higher rate. In this connection sooner or later, the data may get lost because of the buffer overflow, so there is a need to monitor the control of data flow.

Flow control mechanisms are classified based on whether a receiving node sends feedback to a sending node. UART VIP supports the following two types of the flow control mechanism:

- ♦ Hardware Flow Control
- ♦ Software Flow Control

# 7.1.2.1 Hardware Flow Control

Hardware flow control is also known as Request to Send (RTS) or Clear to Send (CTS) flow control. To implement this control, use two additional wires (RTS and CTS) in a sequential cable. This results in increasing the data transmission rate.

Here, transmission activates RTS line when the computer is ready to send data. If the modem has a free buffer for this data, it activates CTS line in response and the computer starts sending the data. If the modem lacks free memory, it does not activate CTS line. Hardware handshaking is also known as out-of-band flow control because signals are generated and observed outside the flow of the data. Hardware flow control is proactive. You do not start transmitting until you receive the Go signal. If you never get it, you can never start.

UART VIP provides the following features of Hardware flow control:

- ◆ Configuration to enable or disable RTS-CTS handshake.
- ◆ Configuration to enable or disable DTR-DSR handshake.
- ◆ Configuration to enable or disable Tx/Rx handshake
- ◆ Configurable receiver-buffer size.
- ◆ Support for inserting delay to assert RTS pin.
- ◆ Support for inserting delay to assert CTS pin.
- ◆ Support for control of the DTR pin from DTE.
- ◆ Support for control of the DSR pin from DCE.
- ◆ Support for specifying delay to flush the receiver buffer (FIFO).
- ◆ Configuration to support the auto-flow mechanism

Figures 7-1 shows handshaking in both data-transfer directions, that is DTE <--> DCE (The output of the transmitter RTS comes on the input CTS side of the receiver). In case of the DTE to DCE transfer to happen on SOUT, handshaking first starts from asserting RTS from DTE which in turn is input to CTS pin on DCE side. In this mode, RTS signal asserts only when the receiver reaches empty FIFO state. When the receiver reaches a full buffer, RTS signal de-asserts, which in turn is input to CTS pin on the DTE side, which signifies DTE to hold further transmission until the receiver buffer gets empty. Similarly, the DCE to DTE transfer also happens on SIN handshaking.

Figure 7-1 Handshaking in Both Directions (DTE <--> DCE)



Figures 7-2 shows the handshaking in a single direction, that is DTE --> DCE.

Figure 7-2 Handshaking in a Single Direction (DTE --> DCE)



UART VIP supports the following possible verification environments:

- ♦ Full-Hardware Handshaking
- ♦ Partial-Hardware Handshaking
- ♦ Without-Hardware Handshaking

# 7.1.2.1.1 Full-Hardware Handshaking

In full-hardware handshaking, DTE and DCE use RTS-CTS and DTR-DSR signals to exchange the flow-control information. Once all signals get asserted, then only data transfer on SIN-SOUT signals can happen.

Handshaking starts when DTE asserts its RTS signal to signify DCE that it is ready to exchange data. In reference to RTS, DCE asserts its CTS signal if its receiver buffer is free to accept data. The full handshaking completes when DTE asserts its DTR signal and in reference to it, DCE asserts its DSR signal. After completion of the handshaking, data transmission can happen on SIN and SOUT.

Figures 7-3 shows full-hardware handshaking.

Figure 7-3 Full-Hardware Handshaking



# 7.1.2.1.2 Partial-Hardware Handshaking

In partial-hardware handshaking, DTE and DCE use RTS-CTS to exchange the flow-control information. In this handshaking, DTR-DSR signals of DTE and DCE are not connected to each other. Once RTS-CTS signals get asserted, then only data transfer on SIN-SOUT signals can happen.

Handshaking starts when DTE asserts its RTS signal to signify DCE that it is ready to exchange data. The handshaking completes when in reference to RTS, DCE asserts its CTS signal if its receiver buffer is free to accept data. After completion of the handshaking, data transmission can happen on SIN and SOUT.

Figures 7-4 shows the partial-hardware handshaking.

Figure 7-4 Partial-Hardware Handshaking



# 7.1.2.1.3 Without-Hardware Handshaking

In this handshaking, only data ports are connected to each other. All the other ports have no connection. Figures 7-5 is the connection that does not required RTS-CTS and DTR-DSR signals to exchange data with each other.

Figure 7-5 Without-Hardware Handshaking



### 7.1.2.2 Software Flow Control

In this handshaking, only data ports are connected to each other. It uses XON and XOFF data characters for flow control. Figures 7-6 shows the software handshaking.

Figure 7-6 Software Handshaking



# 7.1.3 Fractional Baud Rate Divisor

The baud rate defines the transfer rate of the number of symbols per second and it is derived as:

Baud rate=(input clock)/(sample rate \* divisor)

Here, the sample rate of UART is 16 (commonly used value) and the input clock is the peripheral clock.

For example, if the input clock (peripheral clock) = 25 MHz, Baud rate = 9600 and sample rate = 16 then,

Divisor value=(25\*10^6)/(16\*9600)

Therefore, Divisor value = 162.76 (Integer = 162 and Fractional = 0.76)

The section consists of the following topics:

♦ Implementation Details

# 7.1.3.1 Implementation Details

This section consists of the following topics:

- ◆ Integer Divisor
- ◆ Calculating the Fractional Divisor Value and its Error Percentage

# 7.1.3.1.1 Integer Divisor

In case of normal integer values, the baud clock is generated after the Nth cycle of the input clock. For example, the baud clock generated for a divisor of 3, that is N=3 is shown in Figure 7-7:

# Figure 7-7 Integer Divisor of 3



# 7.1.3.1.2 Calculating the Fractional Divisor Value and its Error Percentage

In case of a fractional baud divisor, the output of baud clock generation depends on the value of MULT.

Calculating the fractional value error is as follows:

Consider the following values:

- ◆ Required Baud Rate (RBR) = 0.0096MHz = 9600Hz
- ◆ Serial Clock (SCLK) = 25MHz
- ◆ Sample\_rate = 16

then, as per the formula

Baud Rate Divisor = Serial Clock Frequency/(Sample rate X Required Baud Rate) =  $BRD_I + BRD_F$ Above Integer part ( $BRD_I$ ) & Fractional part ( $BRD_F$ ).

Baud Rate Divisor (BRD) is as follows:

BRD = 
$$25/16 \times 0.0096 = 162.7604$$

Therefore, the integer and fractional parts are as follows:

$$BRD_I = 162 \& BRD_F = 0.7604$$

Therefore, Baud Rate Divisor Latch Fractional Value (MULT) is as follows:

MULT = BRD<sub>F</sub> × Sample\_rate =  $0.7604 \times 16 = 12.1664 = \sim 12$  (round off value considering MEDIAN=50)



- Round off value of MULT is based on a configurable real variable, such as the MEDIAN. If the
  median is configured greater than or equal to 16, then 12.1664 will be rounded off to 12 and If
  MEDIAN is configured to less than 16, then 12.1664 will be rounded off to 13.
- As shown in the below figure, for the duration of the MULT (that is, 12), each of the output baudX16 clock frequencies are generated twice as of input reference clock. For the remaining (total duration MULT) output baudX16 clock cycles, each baudX16 clock frequencies is generated same as of input reference clocks.



The Generated Baud Rate Divider (GD) is as follows:

$$GD = BRD_I + MULT / Sample_rate = 1 + 12/16 = 1.75$$

Therefore, the Generated Baud Rate (GBR) is as follows:

GBR = Serial Clock / Sample\_rate 
$$\times$$
 GD = 25 / 16  $\times$  1.75 = 0.8928

Now the error is calculated as follows:

Error = 
$$(GBR - RBR) / RBR = (0.8928 - 0.0096) / 10 = 0.0883$$

The error percentage is as follows:

Error 
$$\% = 0.0883 \times 100 = 8.83 \%$$

# **∡** Note

With Fractional Baud rate divisor method, the percentage of errors are expected. Therefore, this method does not guarantee that baud rate will be matched exactly with expected baud rate and there could be possibility if large number of packets are transmitted, then sampling issues may arise as both TX and RX baud clock does not match.



To avoid such calculation, if DUT has a pin/signal which indicates 16\*baud clock, you can directly connect the same to VIP input reference clock configuring baud\_divisor to always as 1. This ensures that VIP clock is always in sync with DUT TX and RX even when there is some variation at later point of time.

# 7.2 Verification Usage Notes

This section consists of the following topics:

- ◆ UART UVM Scenario Reference Guide
- ◆ Example of Full Hardware Handshaking
- ◆ Example of Full Hardware Handshaking With Delay
- ♦ Example of Software Handshaking
- ◆ Example of Software Handshaking With Delay

# 7.2.1 UART UVM Scenario Reference Guide

Table 7-1 provides the scenario reference guide for UART UVM Configuration class attributes:

Table 7-1 UVM Scenario Reference Guide (Configuration Class)

| Scenario                            | Configuration<br>(svt_uart_<br>configuration)<br>Class attributes | Reference Tests                                                                                 | Remarks                                                                                           |
|-------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|
| To configure different data widths  | data_width                                                        | tb_uart_svt_uvm_intermediate_sys/te<br>sts/ts.data_parity_configuration_test.s<br>v             | Refer build phase of the test which showcases the data width configured as 5 bits.                |
| To configure different parity types | parity_type                                                       | tb_uart_svt_uvm_intermediate_sys/te<br>sts/ts.data_parity_configuration_test.s<br>v             | Refer build phase of the test which showcases the type of parity configured as STICK_HIGH_PARITY. |
| To configure number of stop bits    | stop_bit                                                          | tb_uart_svt_uvm_intermediate_sys/te<br>sts/ts.data_parity_configuration_test.s<br>v             | Refer build phase of the test which showcases the number of stop bits configured as 1 bit.        |
| To configure the handshake type     | handshake_type                                                    | tb_uart_svt_uvm_intermediate_sys/te<br>sts/ts.partial_hardwr_hndshk_disable<br>_rts_cts_test.sv | Refer build phase of the test which showcases type of handshake configured as HARDWARE.           |
|                                     |                                                                   | tb_uart_svt_uvm_intermediate_sys/te<br>sts/ts.partial_hardwr_hndshk_disable<br>_dtr_dsr_test.sv | Refer build phase of the test which showcases type of handshake configured as HARDWARE.           |
|                                     |                                                                   | tb_uart_svt_uvm_intermediate_sys/te<br>sts/ts.softwr_hndshk_test.sv                             | Refer build phase of the test which showcases type of handshake configured as SOFTWARE.           |
|                                     |                                                                   | tb_uart_svt_uvm_intermediate_sys/te<br>sts/ts.fractional_baud_divisor_hardwr<br>_hndshk_test.sv | Refer build phase of the test which showcases type of handshake configured as HARDWARE.           |
|                                     |                                                                   | tb_uart_svt_uvm_intermediate_sys/te<br>sts/ts.fractional_baud_divisor_softwr_<br>hndshk_test.sv | Refer build phase of the test which showcases type of handshake configured as SOFTWARE.           |

| Scenario                                                                                | Configuration<br>(svt_uart_<br>configuration)<br>Class attributes | Reference Tests                                                                                 | Remarks                                                                                                                                  |
|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| To<br>enable/disable<br>RTS-CTS<br>handshake                                            | enable_rts_cts_<br>handshake                                      | tb_uart_svt_uvm_intermediate_sys/te<br>sts/ts.partial_hardwr_hndshk_disable<br>_rts_cts_test.sv | Refer build phase of the test which showcases disabling of RTS-CTS handshake by setting the configuration enable_rts_cts_handshake to 0. |
| To<br>enable/disable<br>DTR-DSR<br>handshake                                            | enable_dtr_dsr_<br>handshake                                      | tb_uart_svt_uvm_intermediate_sys/te<br>sts/ts.partial_hardwr_hndshk_disable<br>_dtr_dsr_test.sv | Refer build phase of the test which showcases disabling of DTR-DSR handshake by setting the configuration enable_dtr_dsr_handshake to 0. |
| To configure different XON and XOFF data pattern values in case of software handshaking | data_pattern_xon,<br>data_pattern_xoff                            | tb_uart_svt_uvm_intermediate_sys/te<br>sts/ts.softwr_hndshk_test.sv                             | Refer build phase of the test which showcases XON and XOFF data pattern configured as 19 & 23 respectively.                              |
| To set integral baud divisor value to generate different baud clocks                    | baud_divisor                                                      | tb_uart_svt_uvm_intermediate_sys/te<br>sts/ts.baud_divisor_test.sv                              | Refer build phase of the test which showcases baud divisor configured as 5.                                                              |

| Scenario                                                                                                                     | Configuration<br>(svt_uart_<br>configuration)<br>Class attributes                                                                        | Reference Tests                                                                                 | Remarks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                              | handshake_type,                                                                                                                          | tb_uart_svt_uvm_intermediate_sys/te<br>sts/ts.fractional_baud_divisor_hardwr<br>_hndshk_test.sv | Refer build phase of the test which showcases handshake type configured as HARDWARE, Integeral baud divisor configured as 3. Fractional baud divisor is enabled by setting enable_fractional_brd to 1, fractional baud divisor configured as 76, fractional divisor period configured as 16 and fractional MULT median configured as 70 along with enabling the baud out pin.                                                                                                                                                                                                                                                                                       |
| To set integeral as well as fractional baud divisor values to generate different baud clocks in case of hardware handshaking | baud_divisor, enable_fractional_b rd, fractional_divisor, fractional_divisor_p eriod, fractional_mult_me dian, enable_drive_baud out_pin | tb_uart_svt_uvm_intermediate_sys/te<br>sts/ts.fractional_baud_divisor_softwr_<br>hndshk_test.sv | Refer build phase of the test which showcases handshake type configured as SOFTWARE, configure XON data pattern as23, configure XOFF data pattern as27, configure integeral baud divisor as 1.  Fractional baud divisor is enabled by setting enable_fractional_brd to 1, fractional baud divisor configured as 87, fractional divisor period configured as 128 and fractional MULT median configured as 50 along with enabling the baud out pin.  Refer the sequence 'svt_uart_dce_soft_handshake_sen d_xoff_xon_sequence' which showcases sending of XON and XOFF data pattern on high priority by setting send_xoff_data_pattern and send_xon_data_pattern to 1. |
| To configure                                                                                                                 | receiver_buffer_                                                                                                                         | tb_uart_svt_uvm_intermediate_sys/te<br>sts/ts.softwr_hndshk_test.sv                             | Refer build phase of the test which showcases the configured receiver buffer size to 16.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| receiver buffer size size                                                                                                    | size                                                                                                                                     | tb_uart_svt_uvm_intermediate_sys/te<br>sts/ts.fractional_baud_divisor_softwr_<br>hndshk_test.sv | Refer build phase of the test which showcases the configured receiver buffer size to 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

| Scenario                                                                                                                                         | Configuration<br>(svt_uart_<br>configuration)<br>Class attributes | Reference Tests                                                                                                   | Remarks                                                                                                                                                                                       |
|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| To enable/disable functional and toggel coverage along with enabling/ disabling of xml generation for Protocol Analyzer feature coverage_ enable | toggle_coverage_e<br>nable<br>enable_xml_gen                      | tb_uart_svt_uvm_intermediate_sys/te<br>sts/ts.pa_and_coverage_test.sv                                             | Refer build phase of the test which showcase enabling of functional and toggel coverage by setting the configuration coverage_enable and toggle_coverage_enable to 1 and enable_xml_gen to 1. |
| To showcase the use of a single sequence from the built-in sequence collection for DCE and DTE                                                   | handshake_type                                                    | tb_uart_svt_uvm_intermediate_sys/te<br>sts/ts.sequence_collection_test.sv                                         | Refer sequence collection files 'svt_uart_dce_transaction_sequenc e_collection.sv' and 'svt_uart_dte_transaction_sequenc e_collection.sv' for usage of different sequences.                   |
| To showcase the use of few complex level and primitive level sequences from the built-in sequence collection for DCE and DTE                     | handshake_type                                                    | tb_uart_svt_uvm_intermediate_sys/te<br>sts/ts.dce_dte_test.sv                                                     | Refer sequence collection files 'svt_uart_dce_transaction_sequenc e_collection.sv' and 'svt_uart_dte_transaction_sequenc e_collection.sv' for usage of different sequences.                   |
| To<br>enable/disable<br>TX-RX<br>Handshake                                                                                                       | enable_tx_rx_hand<br>shake                                        | tb_uart_svt_uvm_disable_txrx_hands<br>hake_intermediate_sys/tests/ts.full_ha<br>rdwr_hndshk_disable_tx_rx_test.sv | Refer build phase of the test which showcase disabling of TX-RX handshake by setting the configuration enable_tx_rx_handshake to 0.                                                           |
| To generate invalid parity functionality using callback mechanism                                                                                | N.A                                                               | tb_uart_svt_uvm_intermediate_sys/te<br>sts/ts.parity_error_insertion_test.sv                                      | Refer build phase of the test and refer file <intermediate_example env="">/cust_svt_uart_txrx_parity_callback.sv</intermediate_example>                                                       |

| Scenario                                            | Configuration<br>(svt_uart_<br>configuration)<br>Class attributes                                                                                            | Reference Tests                                               | Remarks                                                                                                                   |
|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| To enable RS-<br>485 mode                           | enable_rs485, de_assertion_delay, de_deassertion_de lay, re_assertion_delay, re_deassertion delay, de_to_re_TAT, re_to_de_TAT, and uart_rs485_transfe r_mode | tb_uart_svt_uvm_basic_sys/tests/ts.rs<br>485_reconfig_test.sv | Refer build & main phase of the test which showcases reconfigure usage of RS485 feature related configuration attributes. |
| To reconfigure any dynamic configuration attributes | baud_divisor,<br>stop_bit,<br>parity_type,<br>receiver_buffer_siz<br>e etc.                                                                                  | tb_uart_svt_uvm_basic_sys/tests/ts.re<br>config_test.sv       | Refer build & main phase of the test which showcases reconfigure usage of configuration attributes.                       |

Table 7-2 provides the scenario reference guide for UART UVM Transaction class attributes:

Table 7-2 UVM Scenario Reference Guide (Transaction Class)

| Scenario                                                      | Transaction (svt_uart_ transaction) Class attributes | Reference Tests                                         | Remarks                                                                                                                                                                                                                                                                                                |
|---------------------------------------------------------------|------------------------------------------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| To generate inter cycle delay between two consecutive packets | inter_cycle_delay                                    | tb_uart_svt_uvm_basic_sys/tests/t<br>s.directed_test.sv | Refer the body() task of uart_directed_sequence present inside file tb_uart_svt_uvm_basic_sys/env/uart_directed_sequence.sv. Inter_cycle_delay is set as 100. This delay will appear as multiples of 16. That is, if set to 1-16, the delay will be 0 similarly 17-32>1, 33-48>2,so on 145-160> 9 etc. |
| To transmit user specified number of packets                  | packet_count                                         | tb_uart_svt_uvm_basic_sys/tests/t<br>s.directed_test.sv | Refer the body() task of uart_directed_sequence present inside file tb_uart_svt_uvm_basic_sys/env/uart_directed_sequence.sv. Here, packet_count is set as 5.                                                                                                                                           |

| Scenario                                                                                              | Transaction<br>(svt_uart_<br>transaction)<br>Class attributes | Reference Tests                                                     | Remarks                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| To<br>enable/disable<br>generation of<br>packets through<br>VIP                                       | enable_packet_<br>generation                                  | tb_uart_svt_uvm_intermediate_sys<br>/tests/ts.softwr_hndshk_test.sv | Refer the body() task of sequence svt_uart_dce_soft_handshake_send_ xoff_xon_sequence which is part of svt_uart_dce_transaction_sequence_ collection.sv. Here enable_packet_generation is set to 0 to disable the packets generation.                                                                                                                                                                                              |
| To transamit<br>user specified<br>receiver buffer<br>flush delay                                      | buffer_flush_delay                                            | tb_uart_svt_uvm_intermediate_sys<br>/tests/ts.dce_dte_test.sv       | Refer the body() task of sequence uart_dce_dte_virtual_sequence present inside file tb_uart_svt_uvm_basic_sys/env/uart_dce_dte_virtual_sequence.sv. Here buffer_flush_delay is set to 200.                                                                                                                                                                                                                                         |
| To Send the XON and XOFF data pattern on the bus on high-priority in case of the software handshaking | send_xon_data_<br>pattern<br>send_xoff_data_<br>pattern       | tb_uart_svt_uvm_intermediate_sys<br>/tests/ts.softwr_hndshk_test.sv | Refer the body() task of sequence svt_uart_dce_soft_handshake_send_ xoff_xon_sequence which is part of svt_uart_dce_transaction_sequence_collection.sv. Here send_xon_data_pattern and send_xoff_data_pattern are set to 1.                                                                                                                                                                                                        |
| To generate break condition from the VIP                                                              | break_cond                                                    | N.A                                                                 | Refer the body() tasks of sequences svt_uart_dte_break_cond_sequence and svt_uart_dce_break_cond_sequence which is part of svt_uart_dte_transaction_sequence_c ollection.sv and svt_uart_dce_transaction_sequence_collection.sv respectively.                                                                                                                                                                                      |
| To read the received data back from the VIP through subscriber's API calls                            | packet_count<br>payload                                       | tb_uart_svt_uvm_intermediate_sys<br>/tests/ts.subscriber_test.sv    | Refer the body() task of uart_subscriber_sequence present inside file tb_uart_svt_uvm_intermdiate_sys/env /uart_subscriber_sequence.sv. Here, the packet_count is set as 10 and user defined data is sent.  Refer the post_body() task of uart_subscriber_virtual_sequence present inside file tb_uart_svt_uvm_intermdiate_sys/env /uart_subscriber_virtual_sequence.sv. Here all subscriber's APIs like pop_fifo_char are called. |

# 7.2.2 Example of Full Hardware Handshaking

This section covers the examples for the following:

- ♦ Configuring the handshaking type to the hardware flow control
- ◆ Providing the packet count to five packets
- ◆ Configuring the type of parity to the odd parity
- ♦ Configuring the data width to 5
- ♦ Configuring the stop bit to 1



To apply a constraint, you may have to override the reasonable constraints, such as reasonable\_delay\_in\_rts\_assertion and reasonable\_packet\_count, etc. in the cust\_svt\_uart\_transaction class.

Figures 7-8 shows the hardware handshaking sequence with the packet count to 5.

VC VIP for UART UVM User Guide

# Figure 7-8 Hardware Handshaking Sequence With the Packet Count to 5

```
class uart_full_handshaking_seq extends uvm_sequence #(svt_uart_transaction);
 svt_uart_transaction tx_xact;
  /** UVM object utility macro */
  'uvm_object_utils(uart_full_handshaking_seq)
  virtual task body();
    uvm_info("body", "Entered ...", UVM_LOW)
       `uvm_create(tx_xact)
     start_item(tx_xact);
     if (tx_xact.randomize() with {
       // set number of packets to be sent
       tx_xact.packet_count
                                   == 5
     }); begin end else begin `uvm_error("body", "Randomization Failed") end
     finish_item(tx_xact);
 endtask : body
endclass : uart_full_handshaking_seq
```

Figures 7-9 shows the test configuring the hardware handshaking with the odd parity, data width to 5-bit, and 1-bit stop bit.

Figure 7-9 Hardware Handshaking With the Odd Parity, Data Width to 5-Bit, and 1-Bit Stop Bit

```
class uart_base_test extends uvm_test;
   /** Instance of the environment */
   uart_basic_env env:
   /** Configuration Instance for DTE agent */
   cust_svt_uart_agent_configuration dte_cfg;
   /** Configuration Instance for DCE agent */
   cust_svt_uart_agent_configuration dce_cfg;
   virtual function void build_phase(uvm_phase phase);
     `uvm_info("build_phase", "Entered ...", UVM_LOW)
     /** Set the configuration values for DTE agent */
    dte_cfg.is_active
     /** Set the configuration values for DCE agent */
     dce_cfg.is_active
     /** Set the configuration values for Handshake Type of DTE agent */
     dte_cfg.handshake_type
                                          = svt_uart_configuration::HARDWARE;
     /** Set the configuration values for Handshake Type of DCE agent */
     dce_cfg.handshake_type
                                          = svt_uart_configuration::HARDWARE;
     /** Set the configuration values for Parity Type of DTE agent */
     dte_cfg.parity_type
                                          = svt_uart_configuration::ODD_PARITY;
     /** Set the configuration values for Parity Type of DCE agent */
                                          = svt_uart_configuration::ODD_PARITY;
     dce_cfg.parity_type
     /** Set the configuration values for Data Width of DTE agent */
     dte_cfg.data_width
                                          = svt_uart_configuration::FIVE_BIT;
     /** Set the configuration values for Data Width of DCE agent */
     dce_cfg.data_width
                                          = svt_uart_configuration::FIVE_BIT;
     /** Set the configuration values for Stop bits of DTE agent */
     dte_cfg.stop_bit
                                          = svt_uart_configuration::ONE_BIT;
     /** Set the configuration values for Stop bits of DCE agent */
     dce_cfg.stop_bit
                                          = svt_uart_configuration::ONE_BIT;
    `uvm_info("build_phase", "Exited ...", UVM_LOW)
   endfunction : build_phase
endclass : uart_base_test
```

Feedback Synopsys, Inc. 89

# 7.2.3 Example of Full Hardware Handshaking With Delay

This section covers the examples for the following:

- ◆ Configuring the handshaking type to the hardware flow control
- ◆ Providing delay in assertion of RTS to 25
- ◆ Providing delay in assertion of CTS to 75
- ◆ Providing the inter-cycle delay to 100
- ◆ Providing the packet count to five packets
- ◆ Configuring the type of parity to the even parity
- ♦ Configuring data width to 8
- ♦ Configuring stop bits to 2

Figures 7-10 shows the hardware handshaking delay sequence with the packet count to 5, delay in RTS to 25, delay in CTS to 75, and Intercycle delay to 100.

# Figure 7-10 Hardware Handshaking Delay Sequence

```
class uart_full_handshaking_seq_with_delay extends uvm_sequence #(svt_uart_transaction);
 svt_uart_transaction tx_xact;
 /** UVM object utility macro */
  `uvm_object_utils(uart_full_handshaking_seq_with_delay)
 virtual task body();
    uvm_info("body", "Entered ...", UVM_LOW)
       `uvm_create(tx_xact)
     start_item(tx_xact);
     if (tx_xact.randomize() with {
      // set number of packets to be sent
       tx_xact.packet_count
                                   == 5;
                                   == 25;
       tx_xact.delay_rts
       tx_xact.delay_cts
                                   == 75;
       tx_xact.inter_cycle_delay
                                   == 100;
     }); begin end else begin `uvm_error("body", "Randomization Failed") end
     finish_item(tx_xact);
 endtask : body
endclass : uart_full_handshaking_seq_with_delay
```

Figures 7-11 shows the test configuring the hardware handshaking with the even parity, data width to 8-bit, and 2-bit stop bits.

# Figure 7-11 Hardware Handshaking With the Even Parity

```
class uart_base_test extends uvm_test:
   /** Instance of the environment */
  uart_basic_env env;
   /** Configuration Instance for DTE agent */
  cust_svt_uart_agent_configuration dte_cfg;
   /** Configuration Instance for DCE agent */
  cust_svt_uart_agent_configuration dce_cfg;
  virtual function void build_phase(uvm_phase phase);
     'uvm_info("build_phase", "Entered ...", UVM_LOW)
     /** Set the configuration values for DTE agent */
    dte_cfg.is_active
     /** Set the configuration values for DCE agent */
     dce_cfg.is_active
     /** Set the configuration values for Handshake Type of DTE agent */
     dte_cfg.handshake_type
                                         = svt_uart_configuration::HARDWARE;
     /** Set the configuration values for Handshake Type of DCE agent */
                                         = svt_uart_configuration::HARDWARE;
     dce_cfg.handshake_type
     /** Set the configuration values for Parity Type of DTE agent */
    dte_cfg.parity_type
                                         = svt_uart_configuration::EVEN_PARITY;
     /** Set the configuration values for Parity Type of DCE agent */
                                         = svt_uart_configuration::EVEN_PARITY;
     dce_cfg.parity_type
     /** Set the configuration values for Data Width of DTE agent */
     dte_cfg.data_width
                                         = svt_uart_configuration::EIGHT_BIT;
     /** Set the configuration values for Data Width of DCE agent */
     dce_cfg.data_width
                                         = svt_uart_configuration::EIGHT_BIT;
     /** Set the configuration values for Stop bits of DTE agent */
    dte_cfg.stop_bit
                                        = svt_uart_configuration::TWO_BIT;
     /** Set the configuration values for Stop bits of DCE agent */
     dce_cfg.stop_bit
                                        = svt_uart_configuration::TWO_BIT;
    `uvm_info("build_phase", "Exited ...", UVM_LOW)
  endfunction : build_phase
   endclass : uart_base_test
```

# 7.2.4 Example of Software Handshaking

This section covers the examples for the following:

- ◆ Configuring the handshaking type to the software flow control
- ◆ Controllability of transmitting the XON and XOFF data pattern on the bus on a high priority
- ◆ Configuring the data pattern XON or XOFF value
- ♦ Providing the packet count to eight packets

Figures 7-12 shows the software handshaking sequence with the packet count to 8 and XON or XOFF data pattern control.

## Figure 7-12 Software Handshaking Sequence

```
class uart_soft_handshaking_seq extends uvm_sequence #(svt_uart_transaction);
 svt_uart_transaction tx_xact:
 /** UVM object utility macro */
  'uvm_object_utils(uart_soft_handshaking_seq)
 virtual task body();
    'uvm_info("body", "Entered ...", UVM_LOW)
       `uvm_create(tx_xact)
     start_item(tx_xact);
     if (tx_xact.randomize() with {
       // set number of packets to be sent
       tx_xact.packet_count
                                    == 8;
     }); begin end else begin `uvm_error("body", "Randomization Failed") end
     tx_x=xact.send_xoff_data_pattern = 1;
     tx_xact.send_xon_data_pattern
     finish_item(tx_xact);
 endtask : body
endclass : uart_soft_handshaking_seq
```

Figures 7-13 shows the test configuring the software handshaking with the data pattern for XON to 21 and the data pattern to XOFF to 23.

Figure 7-13 Software Handshaking With the Data Pattern for XON and XOFF

```
class uart_base_test extends uvm_test:
  /** Instance of the environment */
  uart_basic_env env:
  /** Configuration Instance for DTE agent */
  cust_svt_uart_agent_configuration dte_cfg;
  /** Configuration Instance for DCE agent */
  cust_svt_uart_agent_configuration dce_cfg;
  virtual function void build_phase(uvm_phase phase);
     'uvm_info("build_phase", "Entered ...", UVM_LOW)
    /** Set the configuration values for DTE agent */
    dte_cfg.is_active
    /** Set the configuration values for DCE agent */
    dce_cfg.is_active
    /** Set the configuration values for Handshake Type of DTE agent */
    dte_cfg.handshake_type
                                      = svt_uart_configuration::SOFTWARE;
    /** Set the configuration values for Handshake Type of DCE agent */
    dce_cfg.handshake_type
                                      = svt_uart_configuration::SOFTWARE;
    /** Set the configuration values of data pattern for XON packet of DTE agent */
    dte_cfg.data_pattern_xon
                                      = 9'd21:
    /** Set the configuration values of data pattern for XON packet of DCE agent */
    dce_cfg.data_pattern_xon
                                      = 9'd21:
    /** Set the configuration values of data pattern for XOFF packet of DTE agent */
    dte_cfg.data_pattern_xoff
                                      = 9'd23;
    /** Set the configuration values of data pattern for XOFF packet of DCE agent */
    dce_cfg.data_pattern_xoff
                                      = 9'd23;
    'uvm_info("build_phase", "Exited ...", UVM_IOW)
  endfunction : build_phase
  endclass : uart_base_test
```

# 7.2.5 Example of Software Handshaking With Delay

This section covers the examples for the following:

- ◆ Configuring the handshaking type to the software flow control
- ◆ Configurable delay to flush the receiver buffer (FIFO) when buffer gets full
- ◆ Controllability of transmitting XON and XOFF data pattern on the bus on high priority
- ◆ Configuring the data pattern XON or XOFF value
- ◆ Providing the packet count to 5 from a sequence

Figures 7-14 shows the software handshaking delay sequence with the packet count to 5, buffer flush delay to 200, and XON or XOFF data pattern control.

# Figure 7-14 Software Handshaking With Delay

```
class uart_soft_handshaking_seq_with_delay extends uvm_sequence #(svt_uart_transaction);
 svt_uart_transaction tx_xact;
 /** UVM object utility macro */
  `uvm_object_utils(uart_soft_handshaking_seq_with_delay)
 virtual task body();
    uvm_info("body", "Entered ...", UVM_LOW)
       `uvm_create(tx_xact)
     start_item(tx_xact);
     if (tx_xact.randomize() with {
      // set number of packets to be sent
      tx_xact.packet_count
                                   == 5:
      tx_xact.buffer_flush_delay
                                 == 200;
     }); begin end else begin `uvm_error("body", "Randomization Failed") end
     tx_xact.send_xoff_data_pattern = 1;
                                   = 1 :
     tx_xact.send_xon_data_pattern
     finish_item(tx_xact);
 endtask : body
endclass : uart_soft_handshaking_seq_with_delay
```

Figures 7-15 shows the test configuring the software handshaking with the data pattern for XON and XOFF.

Figure 7-15 Software Handshaking With Delay and With the Data Pattern for XON and XOFF

```
class uart_base_test extends uvm_test;
  /** Instance of the environment */
  uart_basic_env env;
  /** Configuration Instance for DTE agent */
  cust_svt_uart_agent_configuration dte_cfg;
  /** Configuration Instance for DCE agent */
  cust_svt_uart_agent_configuration dce_cfg;
   virtual function void build_phase(uvm_phase phase);
     'uvm_info("build_phase", "Entered ...", UVM_LOW)
    /** Set the configuration values for DTE agent */
    dte_cfg.is_active
    /** Set the configuration values for DCE agent */
    dce_cfg.is_active
    /** Set the configuration values for Handshake Type of DTE agent */
                                       = svt_uart_configuration::SOFTWARE;
    dte_cfg.handshake_type
    /** Set the configuration values for Handshake Type of DCE agent */
                                        = svt_uart_configuration::SOFTWARE;
    dce_cfg.handshake_type
    /** Set the configuration values of data pattern for XON packet of DTE agent */
    dte_cfg.data_pattern_xon
                                        = 9'd21:
    /** Set the configuration values of data pattern for XON packet of DCE agent */
    dce_cfg.data_pattern_xon
                                        = 9'd21:
    /** Set the configuration values of data pattern for XOFF packet of DTE agent */
    dte_cfg.data_pattern_xoff
                                       = 9'd23:
    /** Set the configuration values of data pattern for XOFF packet of DCE agent */
    dce_cfg.data_pattern_xoff
                                      = 9'd23;
   'uvm_info("build_phase", "Exited ...", UVM_LOW)
  endfunction : build_phase
   endclass : uart_base_test
```

# 7.3 Setting Verbosity Levels

You can set the verbosity levels of the VIP debug either in the testbench or as an option during runtime. This section consists of the following sub-sections:

- ♦ Setting Verbosity in the Testbench
- ♦ Setting Verbosity During Runtime

# 7.3.1 Setting Verbosity in the Testbench

To set the verbosity level in the testbench, use the UVM-specified log levels in the code. The components extend from the uvm\_report\_object method. You can use the uvm report object method to change the verbosity for the agent.

Consider the following example:

```
vip agent.set report verbosity level(<level>);
```

Here, the following verbosity levels define all the possible levels:

- ◆ UVM NONE: Prints the report always. The setting of the verbosity level cannot disable it.
- ♦ UVM LOW: Prints the report if the configured verbosity is set to UVM LOW or above.
- ◆ UVM MEDIUM: Prints the report if the configured verbosity is set to UVM MEDIUM or above.
- ◆ UVM HIGH: Prints the report if the configured verbosity is set to UVM HIGH or above.
- ♦ UVM FULL: Prints the report if the configured verbosity is set to UVM FULL or above.

# 7.3.2 Setting Verbosity During Runtime

To set the verbosity level during runtime, you can use one of the following methods:

- ♦ Method 1: To Enable the Specified Severity in the VIP, DUT, and Testbench
- ♦ Method 2: To Enable the Specified Severity to the Specific Sub-Classes of VIP

# 7.3.2.1 Method 1: To Enable the Specified Severity in the VIP, DUT, and Testbench

The example for VCS is as follows:

vcs <other runtime options> +UVM VERBOSITY=UVM MEDIUM

# 7.3.2.2 Method 2: To Enable the Specified Severity to the Specific Sub-Classes of VIP

The example for this method is as follows:

+uvm set verbosity=component name,id,verbosity,phase name,optional time

# 7.4 Application Note for UART RS-485 Mode



This feature is supported in DTE and DCE.

# **Configurations:**

See Table 7-3 for the list of svt\_uart\_configuration variables to be configured for RS-485 feature.

Table 7-3 Configurations for Enabling RS-485 Feature

| VIP Configurations    |                 |                                                                                                                                                                                                                         |
|-----------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Name                  | Default Value   | Description                                                                                                                                                                                                             |
| enable_rs485          | 0 (Disabled)    | Enable rs485 mode.                                                                                                                                                                                                      |
| de_polarity           | 1 (active high) | Determines whether the de (driver enable) signal is active high(1) or active low(0).                                                                                                                                    |
| re_polarity           | 1 (active high) | Determines whether the $re$ (receiver enable) signal is active high(1) or active low(0).                                                                                                                                |
| de_assertion_del ay   | 5 (8'h5)        | The assertion time is the time between the activation of the DE signal and the beginning of the START bit on SOUT interface. The value represented is in terms of serial clock cycles.                                  |
| de_deassertion_d elay | 5 (8'h5)        | The de-assertion time is the time between the end of the last stop bit on SOUT interface, in a transmitted character, and the de-activation of the DE signal. The value represented is in terms of serial clock cycles. |
| re_assertion_del ay   | 5 (8'h5)        | The assertion time is the time between the activation of the RE signal and the beginning of the START bit on SIN interface. The value represented is in terms of serial clock cycles                                    |
| re_deassertion_d elay | 5 (8'h5)        | The re-deassertion time is the time between the end of the last stop bit on SIN interface, in a transmitted character, and the de-activation of the RE signal. The value represented is in terms of serial clock cycles |
| re_to_de_TAT          | 10 (16'ha)      | If any transmit transfer is ongoing, then the signal waits until the transmit has finished and after the turnaround time counter ('de' to 're') has elapsed.                                                            |
| de_to_re_TAT          | 10 (16'ha)      | If any receive transfer is ongoing, then the signal waits until receive has finished, and after the turnaround time counter ('re' to 'de') has elapsed.                                                                 |

Table 7-3 Configurations for Enabling RS-485 Feature

| VIP Configurations           |                       |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------------------------------|-----------------------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Name                         | Default Value         |   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| uart_rs485_trans<br>fer_mode | RS485_FULL_D<br>UPLEX | • | RS485_FULL_DUPLEX: The full duplex mode supports both transmit and receive transfers simultaneously. The user can choose when to transmit or when to receive. Both 're' and 'de' signals can be simultaneously asserted or de-asserted at any time. The turnaround timing is not considered.  RS485_HALF_DUPLEX: The half duplex mode supports either transmit or receive transfers at a time. Transmit and receive transfers simultaneously not supported. In this mode, it must be ensured that a proper turnaround time is maintained when switching from 're' to 'de' or from 'de' to 're'. |

# **Checker Rules:**

See Table 7-4 for the checker rules enabled in RS-485 mode.

Table 7-4 Checker Rules

| Protocol Check Instance Name                             | Description                                                                                             |
|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| svt_err_rs485_re_to_de_turnaro und                       | RS485: In half duplex mode, re to de tat time must be followed.                                         |
| svt_err_rs485_de_to_re_turnaro und                       | RS485: In half duplex mode, de to re tat time must be followed.                                         |
| svt_err_rs485_de_deassertion                             | RS485: If STOP bit on SOUT is received then de must be deasserted only after the de-deassertion delay.  |
| svt_err_rs485_de_assertion                               | RS485: If de is asserted, START can come on SOUT only after the de-assertion time delay.                |
| svt_err_rs485_re_deassertion                             | RS485: If STOP bit on SIN is received, then re must be de-asserted only after the re-deassertion delay. |
| svt_err_rs485_re_assertion                               | RS485: If re is asserted, START can come on SIN only after the re-assertion time delay.                 |
| <pre>svt_err_rs485_no_drive_sin_if_ re_off</pre>         | RS485: No driving of data on SIN if re is not asserted.                                                 |
| <pre>svt_err_rs485_no_drive_sout_if _de_off</pre>        | RS485: No driving on SOUT if de is not asserted.                                                        |
| <pre>svt_err_rs485_no_drive_sout_si n_if_de_re_off</pre> | RS485: No derivation on SOUT or SIN if de /re is not asserted.                                          |
| svt_err_rs485_de_re_both_not_h igh_half_duplex_chk       | RS485: In rs485 half duplex mode, the de and re cannot be high at the same time.                        |

Table 7-4 Checker Rules

| Protocol Check Instance Name                        | Description                                                                |
|-----------------------------------------------------|----------------------------------------------------------------------------|
| <pre>svt_err_rs485_no_re_de_if_rs48 5_pin_off</pre> | RS485: No derivation on re, de if rs485 pin is OFF.                        |
| svt_err_rs485_de_re_rs485_pin_<br>cannot_be_x_or_z  | RS485: Any of the three gpio pins for de, re, rs485 mode cannot be x or z. |



In older implementation (prior to Q-2020.03-3), the GPIO signals were used for driving re, de to VIP checker, which is by default OFF. To enable the signals, it is required to define SVT\_UART\_DISABLE\_RS485\_ACTIVE\_COMPONENT macro.

# Procedure for using UART VIP in rs485 mode (Older Implementation):

- ❖ Instantiate DTE Passive VIP agent.
- ❖ Define SVT\_UART\_GPIO macro.
- ♦ Define SVT\_UART\_DISABLE\_RS485\_ACTIVE\_COMPONENT macro.
- ❖ Enable enable\_rs485 system configuration.
- ❖ Following are the set of VIP interface pins to which DUT (RS 485) pins should be connected:
  - ◆ gpio[0] This pin is used for connecting de (driver enable) signal of DUT.
  - ◆ gpio[1] This pin is used for connecting re (receiver enable) signal of DUT.
  - ◆ gpio[2] This pin is used for connecting rs485\_en signal of DUT.

Table 7-5 Checker Rules Applicability Based on Different Scenarios

| enable_rs485 | gpio[2] | Checker Rule Applicable                                         |  |
|--------------|---------|-----------------------------------------------------------------|--|
| ON           | LOW     | RS232 (UART) mode checker rule gets enabled                     |  |
| ON           | HIGH    | Both RS232 (UART) mode and RS485 mode checker rule gets enabled |  |

# 7.5 SolvNet Articles

The section lists the SolvNet articles for resolving errors in UART VIP:

- VC VIP: Resolving FATAL Error in UART: Component/Verilog wrapper registry not found
- ❖ VC VIP: Matching VIP's Baud Rate with Connected RTL Baud Rate in UART
- VC VIP: Possibilities of Getting 'Break Detected' or 'Invalid Stop bits' Checker Errors in UART VIP Integration
- ❖ VC VIP: Dynamic Reset Behavior In UART VIP

# **D**ebug

This section provides an overview of how to use all VC-based debug tools with the VIP. This chapter discusses the following topics:

- Setting Up and Using Protocol Analyzer
- Setting Up and Using Verdi
- Unified Command-Line Interface

# 8.1 Setting Up and Using Protocol Analyzer

As designs incorporate more and more complex standard interfaces, engineers tasked with verifying the behavior of those designs find themselves faced with a variety of new challenges. Not only must they understand domain-specific aspects of the design they are verifying, they must also understand the operation of the incorporated interfaces and how those interfaces interact with the design. For a new interface (such as UART VIP) or even a new revision of a well-established interface, this may represent a significant effort. Large System-on-Chips (SoCs) that incorporate multiple protocol blocks further exacerbate these issues.

Protocol Analyzer is an interactive graphical application designed to address these challenges. Protocol Analyzer accelerates the investigation of protocol behavior by providing protocol-oriented analysis and debug capabilities in verification environments that utilize VIP. These capabilities not only reduce the time required to identify the source of bugs that can be directly attributed to protocol behavior, but also provide insight into aspects of the operation of a design that might otherwise be missed.

This section consists of the following topics:

- Methodology Challenges
- Protocol Objects

# 8.1.1 Methodology Challenges

The complexity of modern protocols also creates a significant challenge for many traditional debug methodologies.

Some methodologies utilize a bottom-up approach, extracting information from the simulation log or waveform dump files and then attempting to transform this low-level data into more easily analyzed higher-level representations. But this approach assumes that all of the required high-level information can be inferred from the low-level data.

Alternately, the debug process may utilize a top-down approach. This approach may be forced, particularly when a test environment focuses primarily on higher-level transactions. But top-down methodologies rarely offer adequate insight into the underlying simulation details, which are often required to uncover the ultimate cause of unexpected behavior.

The scope of recent protocol definitions (for example, <VIP protocol>) extend from the lowest physical details (such as the analog behavior exhibited by a PHY) up to the edge of (and sometimes into) the software domain. Thus, it highlights the challenges faced by a verification engineer who wishes to support a particular protocol to a verification environment, but also illustrates an important requirement for a protocol-oriented analysis tool; specifically, the ability to represent and view protocol data at multiple levels of abstraction.

# 8.1.2 Protocol Objects

Protocol Analyzer is a protocol-oriented analysis environment. It provides visualization and analysis of protocol objects. A protocol object is a general term that refers to any description of data that is found in a protocol specification. In general, a protocol object is a collection of data that is inter related.

The behavior of a protocol is dependable on its own specific objects. Thus, the first step to learning a new protocol is to become familiar with the structure and behavior of those protocol-specific objects. Once the operation of a protocol is well known, the analysis or debugging of protocol-specific behavior will be most productive when that behavior is represented in terms of the protocol-specific objects.

In order to capitalize on such productivity, PA's support for a particular protocol includes the ability to view protocol behavior in terms of the protocol-specific objects and the relationships between those objects.

For more information on PA, see the *Protocol Analyzer Getting Started Guide*.

# 8.2 Setting Up and Using Verdi

Transaction Debug solution is designed for the capture, display, debug, and analysis of abstract data. For example, transactions, messages, or other information that you would access during this phase.

A transaction is an entry of data input by user code (for example, an UVM message) and it contains attributes of different data types; transactions can also be linked by a relation. For maximum flexibility, transactions can be of different types, but not limited to the traditional transaction type. The predefined transaction types (for built-in visualization) are as follows:

- Message Regular transactions for printf-like logging purposes.
- ◆ Action A 0-time transaction for recording some actions (for example, read, write, and interrupt). Several action transactions can be formed into a group transaction by adding the belong\_to relation between the action and the group transaction.
- ◆ Transaction A transaction with a begin and an end time. Transaction type can be 0-time, for example, begin time is equal to end time. The transaction and action type are relative concepts, based on data abstraction levels.
- ◆ Group A group contains several member transactions (usually of action type) that together form a transaction. The begin time of the group transaction adopts the begin time of the first member transaction and the end time will adopt the end time of the last member child.

# **∡∽** Note

Different types of transactions can be shown with different symbols (shapes) in the supported visualization, debug, and analysis applications. The transaction type does not currently support user-defined transactions.

This section consists of the following topics:

- ◆ Transaction Debugging
- ♦ Debugging Constraints With Verdi

# 8.2.1 Transaction Debugging

The Transaction Browser (tBrowser) window provides a software-oriented waveform-like view (compared to the hardware hierarchical view in the nTrace window) for testbench debugging. The waveform view supports new transaction types and the virtual streams that are recognized transactions from different streams. The Transaction Browser window can be used to debug and analyze transactions and their temporal activity by the time and stream axes. Transaction debugging is used for Verdi.

The two different types of transaction debugging are as follows:

- ◆ Import FSDB to the Transaction Browser Window
- ♦ Dumping Dynamic Objects

# 8.2.1.1 Import FSDB to the Transaction Browser Window

To open the tBrowser window, you also can select the Tools > Transaction Debug > Transaction Browser command in the nTrace window as shown in Figure 8-1 after invoking the Verdi platform.

Figure 8-1 Invoke Transaction Browser Window



The default pane layout of the Transaction Browser window is shown in Figure 8-2, the stream pane is on the left, the transaction pane in the middle and the value pane on the right.

Figure 8-2 Transaction Browser Default View



Click the folder button in the Stream pane directly or select the FSDB file to import. Each tBrowser window can open only one FSDB file. The virtual FSDB file is not currently supported.

# **J** Note

Import FSDB to the Transaction Browser Window method is applicable for Verdi.

# 8.2.1.2 Dumping Dynamic Objects

Dumping objects and data members to an FSDB file is also available. You can directly select a variable from the Class, Object, Member, Watch, or Local tabs and drag and drop the variable to the nWave frame with the loaded FSDB file. This will dump the variable to the inter.fsdb FSDB file and add it to the nWave frame. When the select variable is a class object, the value of the added variable will be the value of the class pointer.

Figure 8-3 Object Dumping Including Data Member



After adding objects to the nWave frame, double-click the object to expand it and see its member data as shown in Figure 8-3. If there is a data member with class type, you can add it as an individual variable in the nWave frame. As shown in Figure 8-4, right-click the variable in the waveform and use the Add Object button to add this object to the nWave frame.

Figure 8-4 Directly Add Object in nWave



After adding the data member with the class type, you can expand it as the added object described above.

# 8.2.2 Debugging Constraints With Verdi

The Verdi platform provides the Constraints Solver engine for randomization. You will be able to analyze a randomized call after the randomization is completed and before the post-randomization is executed.

Constraints Solver is a complex engine of simulation with VCS where good debug capabilities can greatly enhance user efficiency. Better debug capabilities can help the users understand the constraints better. In addition, it can help the users understand how a certain randomized call was solved, the sources of inefficiency, and the reason for a solver failure during the enabled Interactive Simulation Debug mode.

The Verdi features are as follows:

- ◆ Display the constraints and random variables information in the Local frame. The Constraint Mode and Random Mode can be enabled and disabled in the Local frame.
- ◆ Display the static constraint information in the Member frame.
- ◆ Constraint breakpoints can be set and the simulation control command is provided to step into Constraint Debug mode.
- ◆ Show the details on how the constraints were solved in the Solver tab and show the relationship between the variables in the Relation tab.
- ★ Re-randomization is supported.
- ◆ Interactive rewind is supported.
- ♦ Distribution Debug is supported.
- ◆ Add new constraints on-the-fly from the Local tab.

# 8.3 Unified Command-Line Interface

Unified Command-line Interface (UCLI) provides a common set of commands for verification products.

UCLI provides productive system-level debug features that cover the varied modeling abstraction and encapsulation constructs used in both the design and testbench. It also provides a combination of the abstraction layers and the wealth of data sources in modern SoC design with IP reuse includes the following requirements:

- ♦ User-added messaging
- Flexible recording mechanism with an easy to control use-model
- ♦ Sampling mechanism

To address these needs, VCS provides the following system tasks \$fsdblog and \$vcdplusmsglog that are called from SystemVerilog.

- \$vcdplustblog is intended for design and testbench static and dynamic data recording. It is primarily suited for logging of testbench call frames and for creating dynamic data waveforms essential for post-process debug. \$vcdplustblog forms the basis of transaction-based debug of dynamic data.
- ♦ \$vcdplusmsglog on the other hand, is intended primarily for recording messages, notes, and most importantly transactions definition, creation, and relationships on multiple streams. \$vcdplusmsglog forms the basis of transaction modeling and debug.

The tasks can be applied in many contexts to record data directly into the VPD file. Both these tasks are based on the transaction abstraction.

# **Note**

UCLI is compatible with Tcl 8.4. You can use any Tcl command with UCLI. VCS/VCS-MX simulation in 32-bit mode uses the 32-bit version of Tcl to support UCLI, while VCS/VCS-MX simulation in 64-bit mode uses the 64-bit version of Tcl to support UCLI. Supporting the 64-bit integer arithmetic in UCLI is possible only with the 64-bit version of Tcl.



# **Reporting Problems**

This chapter provides an overview for working through and reporting issues encountered in the field. It describes the data you must submit when a problem is initially reported to Synopsys. After a review of the initial information, Synopsys may decide to request adjustments to the information being requested, which is the focus of the next section.

This chapter discusses the following topics:

- Initial Customer Information
- Generating Protocol Analyzer Data Files

# A.1 Initial Customer Information

To report any issues, you may contact the Synopsys Support Center by following these steps:

- a. Before you contact technical support, be prepared to provide the following:
  - ♦ A description of the issue under investigation
  - ♦ A description of your verification environment
- b. Create a Value Change Dump (VCD) file
- c. Generate a log file for the simulation

Providing this information will help ensure accurate diagnosis of the problem.

If the requested information is not sufficient to determine the cause of your issue, the Synopsys Support Center may request a simple testbench demonstrating the issue. This is the most effective way to debug issues, but if an example cannot be provided, Synopsys may request additional information that could include regenerating the log file using different settings.

If your testbench initializes the random seed in the host simulator (srandom()), then a seed that can be used to demonstrate the problem must be included in the testbench or provided as information for executing the testbench.

For more information, see srandom() in the VCS manual.

This section consists of the following topics:

- ♦ Describing Your Issue
- Describing Your Verification Environment
- Creating a Waveform File
- ♦ Creating a Log File

♦ Enabling Traffic Logs

# A.1.1 Describing Your Issue

Compose a detailed description of the issue under investigation. Include the simulation time and bus cycle of the failure, as well as any error or warning messages that are part of the failure.

# A.1.2 Describing Your Verification Environment

Assemble information about your simulation environment, making sure to include:

- ♦ OS type and version
- ◆ Testbench language (SystemVerilog or Verilog)
- ♦ Simulator and version
- ◆ DUT languages (Verilog)

# A.1.3 Creating a Waveform File

For a Verilog or SystemVerilog simulation, generate a VCD waveform file by specifying the following in your top level testbench.

```
initial begin
  $dumpvars;
end
```

When the simulation is completed, a VCD file named *verilog.dump* will be present in the runtime directory.

# A.1.4 Creating a Log File

Log file generation relies on basic SVT logging capabilities. The only specific requirement for issue submission is that the log be descriptive without being too verbose.

For details on setting verbosity levels, see Section 7.3 Setting Verbosity Levels

# A.1.5 Enabling Traffic Logs

You can enable or disable traffic logs using the enable\_traffic\_log variable, which is defined in the svt\_uart\_agent\_configuration class. The default value of the variable is 1, which enables traffic logs, by default.

To disable traffic logs, set the value of the related trace variable to 1 in the derived class, which is used in your VIP agent. When the environment is simulated, traffic log files are generated according to the configuration.

The following code setting illustrate how you can enable the traffic log assuming the dte\_cfg handle is of the cust svt uart agent configuration class:

```
dte cfg.enable traffic log = 1;
```

To disable traffic logs, set the value of the <code>enable\_traffic\_log</code> variable to 1 in the <code>cust\_svt\_uart\_agent\_configuration</code> class, which is used in your VIP agent. When the environment is simulated, traffic log files are generated according to the configuration.

Figures A-1 shows the traffic log generated by the above code setting.

Figure A-1 Traffic Log

| (1 s) |     | MSR TSR                                 | PAR<br> P |                          | MSB LSB       | PAR<br>  P |                          |
|-------|-----|-----------------------------------------|-----------|--------------------------|---------------|------------|--------------------------|
|       |     |                                         | 1 1       | DOWDSTREAM               | 1             | 1          | UPSTREAM                 |
| 4     | 0 1 | OTE BEN LOS                             | ++        | DTE : Waiting for DTR    | and DSR to tu | ırn Ac     | tive                     |
|       | 60  |                                         | ] = ]     | Start Condition Detected |               | -          |                          |
|       | 60  |                                         |           |                          |               | -          | Start Condition Detected |
|       | 20  | 00100011                                | 100       |                          |               |            |                          |
|       | 20  |                                         | - 1       | Stop Detected            | 00101110      | -          | Data Baritan             |
|       | 20  |                                         | - 1       |                          | 00101110      | 0          | Data Parity              |
|       | 20  |                                         |           | Start Condition Detected |               | -          | Stop Detected            |
|       | 40  |                                         | -         | Start Condition Detected |               | -          | Start Condition Detected |
|       | 00  | 00000011                                | 0         |                          |               | -          | Start Condition Detected |
| 49    |     | 00000011                                | 1 -       | Data Parity              |               |            |                          |
|       | 00  |                                         | 1 2 1     | Stop Detected            | 01100010      | 11         | Data Parity              |
|       | 00  |                                         | 1 [ ]     |                          | 01100010      | 1 -        | Stop Detected            |
|       | 20  |                                         | 101       | Start Condition Detected |               | 1 3        | stop betected            |
|       | 20  |                                         | 1 -       | Start condition betected |               | 4 5        | Start Condition Detected |
|       | 80  | 11011001                                | 1         | Data Parity              |               | 7          | Start condition betected |
| 10.27 | 80  | 11011001                                |           | Stop Detected            |               | 9 2        |                          |
| 89    |     |                                         | 1 - 1     | Start Condition Detected |               | Ý =        |                          |
| 93    |     |                                         | - 1       | otare condreson bereeted | 00110010      | 1 1        | Data Parity              |
|       | 80  |                                         |           |                          |               |            | Stop Detected            |
| 106   |     | 10000011                                | 11        | Data Parity              |               | 1 -        |                          |
| 106   |     |                                         |           | Stop Detected            |               | _          |                          |
| 113   |     |                                         | 1 - 1     |                          |               |            | Start Condition Detected |
| 117   |     |                                         | i = i     | Start Condition Detected |               | î – i      |                          |
| 130   |     |                                         | i - i     |                          | 11110001      | 11         | Data Parity              |
| 130   | 60  |                                         | 1 - 1     |                          |               | 1 -        | Stop Detected            |
| 135   | 40  | 01011111                                | 0         | Data Parity              |               | 1 - 1      |                          |
| 135   | 40  |                                         | 1 - 1     | Stop Detected            |               | 1 = 1      |                          |
| 146   | 60  |                                         | 1 - 1     | Start Condition Detected | 1             | 1 -        |                          |
| 149   | 80  |                                         | 1 - 1     |                          |               | 1 - 1      | Start Condition Detected |
| 164   | 20  | 00111010                                | 0         | Data Parity              |               | 1 - 1      |                          |
| 164   | 20  |                                         | 1 - 1     | Stop Detected            | I             | 1 - 1      |                          |
| 167   | 40  |                                         | 1 - 1     |                          | 00011011      | 10         | Data Parity              |
| 167   |     |                                         | -         |                          |               | - 1        | Stop Detected            |
| 172   |     |                                         | I - I     | Start Condition Detected | 1             | 1 - 1      | [                        |
| 186   |     | 100000000000000000000000000000000000000 | 1 - 1     |                          |               |            | Start Condition Detected |
| 189   |     | 10101101                                | 11        | Data Parity              |               |            |                          |
| 189   |     |                                         | 1 - 1     | Stop Detected            | l             | 1 - 1      |                          |
| 197   |     |                                         | - 1       | Start Condition Detected |               | -          |                          |
| 204   |     |                                         | - 1       |                          | 10110101      | 1 1        | Data Parity              |
| 201   |     |                                         |           |                          | I             | 1          | Stop Detected            |
| 215   |     | 01011001                                | 0         | Data Parity              |               | 1 -        |                          |
| 215   |     |                                         | -         | Stop Detected            |               | T =        |                          |
| 223   |     |                                         | - 1       | Start Condition Detected |               | -          |                          |
| 223   | 40  |                                         |           |                          |               | -          | Start Condition Detected |

# A.2 Generating Protocol Analyzer Data Files

The input files for the PA are generated during simulation. Figure A-2 shows the components that comprise a typical simulation run: a DUT, a TE, and multiple instances of VIP. For example, there are three instances of two different VIPs.

Figure A-2 Simulation Run



During simulation, multiple files are created. The Simulation log file is generated by any simulation run. The other files are protocol or VIP-specific and instance-specific. These files contain information about the protocol objects that were transmitted and / or received during the simulation.



# **Attention**

Each instance of the VIP must be appropriately configured to create the data files that can be read by the PA. By default, these files are not generated. For instructions on enabling the generation of Protocol Analyzer configuration files, consult the user manual for each supported VIP.

After a simulation run has completed, the simulation log and the VIP-generated files can be read into the Protocol Analyzer for analysis.