

# ARM<sup>®</sup> Cortex<sup>®</sup>-M 32-bit Microcontroller

# NuMicro<sup>™</sup> Family NUC029 Series Datasheet

The information described in this document is the exclusive intellectual property of Nuvoton Technology Corporation and shall not be reproduced without permission from Nuvoton.

Nuvoton is providing this document only for reference purposes of NuMicro microcontroller based system design. Nuvoton assumes no responsibility for errors or omissions.

All data and specifications are subject to change without notice.

For additional information or questions, please contact: Nuvoton Technology Corporation.

www.nuvoton.com



| 1  | Table o             | of Contents                                 |            |
|----|---------------------|---------------------------------------------|------------|
| L  | IST OF              | FIGURES                                     | 6          |
| L  | IST OF              | TABLES                                      | 7          |
| 1  | GENE                | ERAL DESCRIPTION                            | 8          |
| 2  | FEAT                | URES                                        | 9          |
| 3  |                     | REVIATIONS                                  |            |
| 4  |                     | S INFORMATION LIST AND PIN CONFIGURATION    |            |
|    |                     | ıMicro™ NUC029 Series Selection Guide       |            |
|    |                     | n Configuration                             |            |
|    |                     | NuMicro™ NUC029 Pin Diagram                 |            |
|    |                     | n Description                               |            |
|    |                     | NuMicro™ NUC029 Pin Description             |            |
| 5  |                     | CTIONAL DESCRIPTION                         |            |
| J  |                     | RM® Cortex®-M0 Core                         |            |
|    |                     |                                             |            |
|    | •                   | stem Manager                                |            |
|    |                     | Overview                                    |            |
|    |                     | System Reset                                |            |
|    |                     |                                             |            |
|    |                     | System Memory Map                           |            |
|    |                     | System Timer (SysTick)                      |            |
|    |                     | Nested Vectored Interrupt Controller (NVIC) |            |
|    |                     | ock Controller of NuMicro™ NUC029xAN        |            |
|    |                     |                                             |            |
|    |                     | Overview                                    |            |
|    |                     | System Clock and SysTick Clock              |            |
|    |                     | Frequency Divider Output                    |            |
|    |                     |                                             |            |
|    |                     | ock Controller of NuMicro™ NUC029FAE        |            |
|    |                     | Overview                                    |            |
|    |                     | System Clock and SysTick Clock              |            |
|    |                     | Module Clock Source Selection               |            |
|    |                     | Power-down Mode Clock                       |            |
|    |                     | ash Memory Controller (FMC)                 |            |
|    |                     | Overview                                    |            |
| N  | ا .5.5<br>1 Jay 18, |                                             |            |
| ı۷ | 14 V 10. 4          | -U+U                                        | 11/4 11/02 |



| 5.5.2 Features                                                      | 50 |
|---------------------------------------------------------------------|----|
| 5.6 External Bus Interface (EBI) (NUC029LAN Only)                   | 51 |
| 5.6.1 Overview                                                      | 51 |
| 5.6.2 Features                                                      | 51 |
| 5.7 General Purpose I/O (GPIO)                                      | 52 |
| 5.7.1 Overview                                                      | 52 |
| 5.7.2 Features                                                      | 52 |
| 5.8 Timer Controller (TIMER)                                        | 53 |
| 5.8.1 Overview                                                      | 53 |
| 5.8.2 Features                                                      | 53 |
| 5.9 PWM Generator and Capture Timer (PWM) (NUC029xAN Only)          | 54 |
| 5.9.1 Overview                                                      | 54 |
| 5.9.2 Features                                                      | 55 |
| 5.10 Enhanced PWM Generator (NUC029FAE Only)                        | 56 |
| 5.10.1 Overview                                                     | 5e |
| 5.10.2 Features                                                     | 56 |
| 5.11 Watchdog Timer (WDT)                                           | 58 |
| 5.11.1 Overview                                                     | 58 |
| 5.11.2 Features                                                     | 58 |
| 5.12Window Watchdog Timer (WWDT) (NUC029xAN Only)                   | 59 |
| 5.12.1 Overview                                                     | 59 |
| 5.12.2 Features                                                     | 59 |
| 5.13UART Interface Controller (UART)                                | 60 |
| 5.13.1 Overview                                                     | 60 |
| 5.13.2 Features                                                     | 60 |
| 5.14I <sup>2</sup> C Serial Interface Controller (I <sup>2</sup> C) | 61 |
| 5.14.1 Overview                                                     | 61 |
| 5.14.2 Features                                                     | 61 |
| 5.15 Serial Peripheral Interface (SPI)                              | 62 |
| 5.15.1 Overview                                                     | 62 |
| 5.15.2 Features                                                     | 62 |
| 5.16 Analog-to-Digital Converter (ADC)                              | 63 |
| 5.16.1 Overview                                                     | 63 |
| 5.16.2 Features                                                     | 63 |
| 5.17 Analog Comparator (ACMP)                                       | 65 |
|                                                                     |    |



| 5.17.1 Overview                                            | 65 |
|------------------------------------------------------------|----|
| 5.17.2 Features                                            | 65 |
| 5.18 Hardware Divider (HDIV) (NUC029xAN Only)              | 66 |
| 5.18.1 Overview                                            | 66 |
| 5.18.2 Features                                            | 66 |
| 6 APPLICATION CIRCUIT                                      | 67 |
| 7 NUC029XAN ELECTRICAL CHARACTERISTICS                     | 68 |
| 7.1 Absolute Maximum Ratings                               | 68 |
| 7.2 DC Electrical Characteristics                          | 69 |
| 7.3 AC Electrical Characteristics                          | 73 |
| 7.3.1 External Input Clock                                 | 73 |
| 7.3.2 External 4~24 MHz High Speed Crystal (HXT)           | 73 |
| 7.3.3 Internal 22.1184 MHz High Speed RC Oscillator (HIRC) | 74 |
| 7.3.4 Internal 10 kHz Low Speed RC Oscillator (LIRC)       | 74 |
| 7.4 Analog Characteristics                                 | 75 |
| 7.4.1 12-bit SAR ADC Specification                         | 75 |
| 7.4.2 LDO and Power Management Specification               | 76 |
| 7.4.3 Low Voltage Reset Specification                      | 77 |
| 7.4.4 Brown-out Detector Specification                     | 77 |
| 7.4.5 Power-on Reset Specification                         | 77 |
| 7.4.6 Temperature Sensor Specification                     | 79 |
| 7.4.7 Comparator Specification                             | 79 |
| 7.5 Flash DC Electrical Characteristics                    | 80 |
| 8 NUC029FAE ELECTRICAL CHARACTERISTICS                     | 81 |
| 8.1 Absolute Maximum Ratings                               | 81 |
| 8.2 DC Electrical Characteristics                          | 82 |
| 8.3 AC Electrical Characteristics                          | 86 |
| 8.3.1 External Input Clock                                 | 86 |
| 8.3.2 External 4~24 MHz High Speed Crystal (HXT)           | 86 |
| 8.3.3 Internal 22.1184 MHz High Speed RC Oscillator (HIRC) | 87 |
| 8.3.4 Internal 10 kHz Low Speed RC Oscillator (LIRC)       | 88 |
| 8.4 Analog Characteristics                                 | 89 |
| 8.4.1 10-bit SAR ADC Specification                         | 89 |
| 8.4.2 LDO and Power Management Specification               | 90 |
| 8.4.3 Low Voltage Reset Specification                      | 91 |
|                                                            |    |



| 8.4.4 Brown-out Detector Specification             | 91 |
|----------------------------------------------------|----|
| 8.4.5 Power-on Reset Specification                 | 91 |
| 8.4.6 Comparator Specification                     | 93 |
| 8.5 Flash DC Electrical Characteristics            | 94 |
| 9 PACKAGE DIMENSIONS                               | 95 |
| 9.1 48-pin LQFP (7x7x1.4 mm footprint 2.0 mm)      | 95 |
| 9.2 33-pin QFN (4x4x0.75 mm footprint 1.0 mm)      | 96 |
| 9.3 20-pin TSSOP (6.5x4.4x1.2 mm footprint 2.0 mm) | 97 |
| 10REVISION HISTORY                                 | 98 |



# **LIST OF FIGURES**

| Figure 4-1 NuMicro™ NUC029 Series Selection Code                           | 15 |
|----------------------------------------------------------------------------|----|
| Figure 4-2 NuMicro™ NUC029LAN LQFP 48-pin Diagram                          | 16 |
| Figure 4-3 NuMicro™ NUC029TAN QFN 33-pin Diagram                           | 17 |
| Figure 4-4 NuMicro™ NUC029FAE TSSOP 20-pin Diagram                         | 18 |
| Figure 5-1 Functional Controller Diagram                                   | 26 |
| Figure 5-2 NuMicro™ NUC029xAN Power Distribution Diagram                   | 29 |
| Figure 5-3 NuMicro™ NUC029FAE Power Distribution Diagram                   | 30 |
| Figure 5-4 NuMicro™ NUC029xAN Whole System Memory Mapping                  | 33 |
| Figure 5-5 NuMicro™ NUC029FAE Whole System Memory Mapping                  | 34 |
| Figure 5-6 NuMicro™ NUC029xAN Clock Generator Block Diagram                | 40 |
| Figure 5-7 NuMicro™ NUC029xAN Clock Source Controller Overview (1/2)       | 41 |
| Figure 5-8 NuMicro™ NUC029xAN Clock Source Controller Overview (2/2)       | 42 |
| Figure 5-9 NuMicro™ NUC029xAN System Clock Block Diagram                   | 43 |
| Figure 5-10 NuMicro™ NUC029xAN SysTick Clock Control Block Diagram         | 43 |
| Figure 5-11 NuMicro™ NUC029xAN Clock Source of Frequency Divider           | 45 |
| Figure 5-12 NuMicro™ NUC029xAN Frequency Divider Block Diagram             | 45 |
| Figure 5-13 NuMicro™ NUC029FAE Clock Generator Block Diagram               | 46 |
| Figure 5-14 NuMicro™ NUC029FAE System Clock Block Diagram                  | 47 |
| Figure 5-15 NuMicro™ NUC029FAE SysTick Clock Control Block Diagram         | 47 |
| Figure 5-16 NuMicro™ NUC029FAE AHB Clock Source for HCLK                   | 48 |
| Figure 5-17 NuMicro™ NUC029FAE Peripherals Clock Source Selection for PCLK | 49 |
| Figure 7-1 NUC029xAN Typical Crystal Application Circuit                   | 74 |
| Figure 7-2 NUC029xAN Power-up Ramp Condition                               |    |
| Figure 8-1 NUC029FAE Typical Crystal Application Circuit                   | 87 |
| Figure 8-2 NUC029xAN Power-up Ramp Condition                               | 92 |



# LIST OF TABLES

| Table 1-1 NuMicro <sup>™</sup> NUC029 Series Difference List                   | 8  |
|--------------------------------------------------------------------------------|----|
| Table 3-1 List of Abbreviations                                                | 13 |
| Table 4-1 NuMicro <sup>™</sup> NUC029 Series Selection Guide                   | 14 |
| Table 5-1 NuMicro™ NUC029xAN Address Space Assignments for On-Chip Controllers | 31 |
| Table 5-2 NuMicro™ NUC029FAE Address Space Assignments for On-Chip Controllers | 32 |
| Table 5-3 Exception Model                                                      | 36 |
| Table 5-4 NuMicro™ NUC029xAN System Interrupt Map                              | 37 |
| Table 5-5 NuMicro™ NUC029FAE System Interrupt Map                              | 38 |
| Table 5-6 Vector Table Format                                                  | 39 |
| Table 5-7 NuMicro™ NUC029FAF Peripheral Clock Source Selection Table           | 49 |



#### 1 GENERAL DESCRIPTION

The NuMicro™ NUC029 series 32-bit microcontroller is embedded with ARM® Cortex®-M0 core for industrial control and applications which need rich communication interfaces or require high performance, high integration, and low cost. The Cortex®-M0 is the newest ARM® embedded processor with 32-bit performance at a cost equivalent to the traditional 8-bit microcontroller. The NuMicro™ NUC029 series includes there part numbers: NUC029LAN, NUC029TAN and NUC029FAE.

The NUC029LAN/NUC029TAN can run up to 50 MHz and operate at 2.5V  $\sim$  5.5V, -40 $^{\circ}$ C  $\sim$  85 $^{\circ}$ C, and the NUC029FAE can run up to 24 MHz and operate at 2.5V  $\sim$  5.5V, -40 $^{\circ}$ C  $\sim$  105 $^{\circ}$ C. Therefore, the NUC029 series can afford to support a variety of industrial control and applications which need high CPU performance.

The NUC029LAN/NUC029TAN offers 64K/32K bytes flash, 4 Kbytes Data Flash, 4 Kbytes flash for the ISP, and 4 Kbytes SRAM. The NUC029FAE offers 16 Kbytes flash, size configurable Data Flash (shared with program flash), 2 Kbytes flash for the ISP, and 2K-bytes SRAM.

Many system level peripheral functions, such as I/O Port, EBI (External Bus Interface), Timer, UART, SPI, I<sup>2</sup>C, PWM, ADC, WDT (Watchdog Timer), WWDT (Window Watchdog Timer), Analog Comparator and Brown-out Detector, have been incorporated into the NUC029 series in order to reduce component count, board space and system cost. These useful functions make the NUC029 series powerful for a wide range of applications.

Additionally, the NuMicro™ NUC029 series is equipped with ISP (In-System Programming) and ICP (In-Circuit Programming) functions, and IAP (In-Application Programming), which allow the user to update the program memory without removing the chip from the actual end product.

| Item                 | NUC029LAN/NUC029TAN                                                                           | NUC029FAE                                                       |
|----------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------|
| Core                 | Up to 50 MHz                                                                                  | Up to 24 MHz                                                    |
| Operating Temp.      | -40°C ~ +85°C                                                                                 | -40°C ~ +105°C                                                  |
| Hardware Divider     | V                                                                                             | -                                                               |
|                      | Supports PLL as clock source                                                                  | -                                                               |
| Clock Control        | -                                                                                             | Supports external 32.768 kHz crystal oscillator as clock source |
| Window WDT           | $\sqrt{}$                                                                                     | -                                                               |
| PWM                  | PWM Generator and Capture Timer                                                               | Enhanced PWM Generator                                          |
| ADC                  | 12-bit SAR ADC with 760 kSPS (Supports Single, Burst, Single-Cycle, and Continuous Scan mode) | 10-bit SAR ADC with 300 kSPS (Only supports Single mode)        |
| EBI                  | √                                                                                             | -                                                               |
| Built-in Temp.Sensor | V                                                                                             | -                                                               |

Table 1-1 NuMicro<sup>™</sup> NUC029 Series Difference List



#### 2 FEATURES

- ARM<sup>®</sup> Cortex<sup>®</sup>-M0 core
  - Runs up to 50 MHz
  - One 24-bit system timer
  - Supports Low Power Sleep mode
  - A single-cycle 32-bit hardware multiplier
  - NVIC for the 32 interrupt inputs, each with 4-levels of priority
  - Supports Serial Wire Debug (SWD) interface and two watchpoints/four breakpoints
  - Provides hardware divider and supports signed 32-bit dividend, 16-bit divisor operation(NUC029xAN only)
- Operating voltage ranges from 2.5 V to 5.5 V
- Memory
  - 16/32/64 KB Flash for program memory (APROM)
  - Up to 4 KB Flash for loader (LDROM)
  - Up to 4 KB SRAM for internal scratch-pad RAM (SRAM)
  - 4 KB Flash for data memory (Data Flash) (NUC029xAN only)
  - Configurable Data Flash (NUC029FAE only)
- Clock Control
  - Programmable system clock source
  - 22.1184 MHz internal oscillator
    - ◆ Dynamically calibrating the HIRC OSC to 22.1184 MHz ±3% from -40°C to 105°C by external 32.768 kHz crystal oscillator (LXT) (NUC029FAE only)
  - 4~24 MHz external crystal input
  - 10 kHz low-power oscillator for Watchdog Timer and wake-up in Sleep mode
  - PLL allows CPU operation up to the maximum 50 MHz (NUC029xAN only)
  - 32.768 kHz external crystal input (LXT) for Power-down wake-up and system operation clock (NUC029FAE only)
- GPIO
  - Up to 40 general-purpose I/O (GPIO) pins for LQFP-48 package
  - Four I/O modes:
    - Quasi-bidirectional
    - ◆ Push-pull output
    - Open-drain output
    - ◆ Input only with high impendence
  - TTL/Schmitt trigger input selectable
  - I/O pin can be configured as interrupt source with edge/level setting
  - Supports high driver and high sink I/O mode
  - Configurable I/O mode after POR
- Timer
  - Up to four sets of 32-bit timers with 24-bit up counter and one 8-bit prescale counter
  - Independent clock source for each timer
  - Provides up to four timer counting modes: one-shot, periodic, toggle and continuous counting
  - 24-bit up counter value is readable through TDR (Timer Data Register)
  - Supports event counting function to count the input event from external counter pin
  - 24-bit capture value is readable through TCAP (Timer Capture Data Register)
  - Supports external capture pin for interval measurement
    - ◆ Supports external capture pin to reset 24-bit up counter
    - Supports chip wake-up from Idle/Power-down mode if a timer interrupt signal is generated
  - Supports internal capture triggered while internal ACMP output signal transition



(NUC029xAN only)

- Supports Inter-Timer trigger mode (NUC029xAN only)
- Supports internal signal (CPO0, CPO1) for interval measurement (NUC029FAE only)
- WDT (Watchdog Timer)
  - Multiple clock sources
  - Supports wake-up from Power-down or Sleep mode
  - Interrupt or reset selectable on watchdog time-out
  - Time-out reset delay period can be selected to 3/18/130/1026 \* WDT\_CLK (NUC029xAN only)
- WWDT (Window Watchdog Timer) (NUC029xAN only)
  - 6-bit down counter with 11-bit pre-scale for wide range window selected
- PWM Generator and Capture Timer (NUC029xAN only)
  - Up to four built-in 16-bit PWM generators, providing eight PWM outputs or four complementary paired PWM outputs
  - Individual clock source, clock divider, 8-bit pre-scalar and dead-zone generator for each PWM generator
  - PWM interrupt synchronized to PWM period
  - 16-bit digital Capture timers with rising/falling capture inputs
  - Supports capture interrupt
  - Internal 10 kHz to PWM clock source
  - Polar inverse function
  - Center-aligned type function
  - Timer duty interrupt enable function
  - Two kinds of PWM interrupt period type selection
  - Two kinds of PWM interrupt duty type selection
  - Period/duty trigger ADC function
  - PWM Timer synchronous start function
- Enhanced PWM Generator (NUC029FAE only)
  - Independent 16-bit PWM duty control units with maximum three outputs
  - Supports group/synchronous/independent/ complementary modes
  - Supports One-shot or Auto-reload mode
  - Supports Edge-aligned and Center-aligned type
  - Programmable dead-zone insertion between complementary channels
  - Each output has independent polarity setting control
  - Hardware fault brake protections
  - Supports duty, period, and fault break interrupts
  - Supports duty/period trigger ADC conversion
  - Timer comparing matching event trigger PWM to do phase change
  - Supports comparator event trigger PWM to force PWM output low for current period
  - Provides interrupt accumulation function

#### UART

- Up to two sets of UART devices
- Programmable baud-rate generator
- Buffered receiver and transmitter, each with 16 bytes FIFO
- Optional flow control function (CTS and RTS)
- Supports IrDA(SIR) function
- Supports RS-485 function
- Supports LIN function (NUC029xAN only)

#### SPI

- Up to two sets of SPI devices
- Supports Master/Slave mode



- Full-duplex synchronous serial data transfer
- Provides 3 wire function
- Variable length of transfer data from 8 to 32 bits
- MSB or LSB first data transfer
- Rx latching data can be either at rising edge or at falling edge of serial clock
- Tx sending data can be either at rising edge or at falling edge of serial clock
- Supports Byte Suspend mode in 32-bit transmission
- 4-level depth FIFO buffer
- PLL clock source (NUC029xAN only)

#### I<sup>2</sup>C

- Up to two sets of I<sup>2</sup>C modules
- Supports Master/Slave mode
- Bi-directional data transfer between masters and slaves
- Multi-master bus (no central master)
- Arbitration between simultaneously transmitting masters without corruption of serial data on the bus
- Serial clock synchronization allows devices with different bit rates to communicate via one serial bus
- Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer
- Programmable clocks allow versatile rate control
- Supports 7-bit addressing mode
- Supports multiple address recognition (four slave addresses with mask option)
- Supports Power-down wake-up function
- Supports FIFO function (NUC029FAE only)

#### ADC

- 12-bit SAR ADC with 760 kSPS for NUC029xAN, and 10-bit SAR ADC with 300 kSPS for NUC029FAE
- Up to eight single-end analog input channels
  - Or four differential analog input channels (NUC029xAN only)
- Four operation modes (NUC029FAE only support Single mode)
  - ♦ Single mode: A/D conversion is performed one time on a specified channel
  - Burst mode: A/D converter samples and converts the specified single channel and sequentially stores the result in FIFO
  - Single-cycle Scan mode: A/D conversion is performed only one cycle on all specified channels with the sequence from the smallest numbered channel to the largest numbered channel
  - ◆ Continuous Scan mode: A/D converter continuously performs Single-cycle Scan mode until software stops A/D conversion
- An A/D conversion can be started by:
  - Software Write 1 to ADST bit
  - ◆ External pin (STADC)
  - PWM trigger with optional start delay period
- Each conversion result is held in data register with valid and overrun indicators
- Each channel has individual data register (NUC029xAN only)
- Conversion result can be compared with specified value and user can select whether to generate an interrupt when conversion result matches the compare register setting
- Internal temperature sensor output (NUC029xAN only)

#### Analog Comparator

- Up to four sets of Comparator analog modules
- External input or internal band-gap voltage selectable at negative node
- Interrupt when compared results change
- Power-down wake-up



- EBI (External Bus Interface) for external memory-mapped device access (NUC029LAN only)
  - Accessible space: 64 KB in 8-bit mode or 128 KB in 16-bit mode
  - Supports 8-bit or 16-bit data width
  - Supports byte-write in 16-bit data width
- ISP (In-System Programming) and ICP (In-Circuit Programming)
- IAP (In-Application Programming)
- One built-in temperature sensor with 1°C resolution (NUC029xAN only)
- BOD (Brown-out Detector)
  - With 4 levels: 4.4V/3.7V/2.7V/2.2V
  - Supports Brown-out interrupt and reset option
- 96-bit unique ID (UID)
- LVR (Low Voltage Reset)
  - Threshold voltage level: 2.0V
- Operating Temperature:
  - NUC029LAN/NUC029TAN: -40°C ~85°C
  - NUC029FAE:-40°C ~105°C
- Reliability: EFT > ± 4 KV, ESD HBM pass 4 KV
- Packages:
  - All Green package (RoHS)
  - 48-pin LQFP, 33-pin QFN, 20-pin TSSOP



# 3 ABBREVIATIONS

| Acronym | Description                                      |
|---------|--------------------------------------------------|
| ACMP    | Analog Comparator Controller                     |
| ADC     | Analog-to-Digital Converter                      |
| APB     | Advanced Peripheral Bus                          |
| AHB     | Advanced High-Performance Bus                    |
| BOD     | Brown-out Detection                              |
| EBI     | External Bus Interface                           |
| FIFO    | First In, First Out                              |
| FMC     | Flash Memory Controller                          |
| GPIO    | General-Purpose Input/Output                     |
| HCLK    | The Clock of Advanced High-Performance Bus       |
| HIRC    | 22.1184 MHz Internal High Speed RC Oscillator    |
| HXT     | 4~24 MHz External High Speed Crystal Oscillator  |
| IAP     | In Application Programming                       |
| ICP     | In Circuit Programming                           |
| ISP     | In System Programming                            |
| LDO     | Low Dropout Regulator                            |
| LIN     | Local Interconnect Network                       |
| LIRC    | 10 kHz internal low speed RC oscillator (LIRC)   |
| LXT     | 32.768 kHz External Low Speed Crystal Oscillator |
| NVIC    | Nested Vectored Interrupt Controller             |
| PCLK    | The Clock of Advanced Peripheral Bus             |
| PLL     | Phase-Locked Loop                                |
| PWM     | Pulse Width Modulation                           |
| SPI     | Serial Peripheral Interface                      |
| SPS     | Samples per Second                               |
| TMR     | Timer Controller                                 |
| UART    | Universal Asynchronous Receiver/Transmitter      |
| UCID    | Unique Customer ID                               |
| USB     | Universal Serial Bus                             |
| WDT     | Watchdog Timer                                   |
| WWDT    | Window Watchdog Timer                            |

Table 3-1 List of Abbreviations



#### 4 PARTS INFORMATION LIST AND PIN CONFIGURATION

#### 4.1 NuMicro™ NUC029 Series Selection Guide

| Part Number | APROM (KB) | RAM (KB) | Data Flash (KB) | ISP ROM (KB) | 0/1 | Timer (32-Bit) | Cor | inecti<br>d<br>S | υity<br>Ο | PWM (16-bit) | ADC (12-bit) | ADC (10-bit) | Comparator | WDT      | WWDT     | EBI | PLL      | 32.768 kHz<br>Crystal Oscillator | ISP/ICP/IAP | Package | Operating<br>Temperature<br>Range(℃) |
|-------------|------------|----------|-----------------|--------------|-----|----------------|-----|------------------|-----------|--------------|--------------|--------------|------------|----------|----------|-----|----------|----------------------------------|-------------|---------|--------------------------------------|
| NUC029LAN   | 64         | 4        | 4               | 4            | 40  | 4              | 2   | 2                | 2         | 8            | 8            | -            | 4          | 1        | 1        | 1   | <b>√</b> | -                                | <b>V</b>    | LQFP48  | -40 to +85                           |
| NUC029TAN   | 32         | 4        | 4               | 4            | 24  | 4              | 2   | 1                | 2         | 5            | 5            | -            | 3*         | <b>V</b> | <b>V</b> | -   | <b>V</b> | -                                | <b>V</b>    | QFN33   | -40 to +85                           |
| NUC029FAE   | 16         | 2        | Config.         | 2            | 17  | 2              | 1   | 1                | 1         | 3            |              | 4            | 2**        | 1        |          |     |          | <b>√</b>                         | <b>V</b>    | TSSOP20 | -40 to +105                          |

Table 4-1 NuMicro<sup>™</sup> NUC029 Series Selection Guide

#### Note:

\*: ACMP3 only has positive and negative input.

<sup>\*\*:</sup> ACMP0 only has positive and negative input, and ACMP1 only has positive input.





Figure 4-1 NuMicro™ NUC029 Series Selection Code



### 4.2 Pin Configuration

#### 4.2.1 NuMicro™ NUC029 Pin Diagram

#### 4.2.1.1 NuMicro™ NUC029LAN LQFP 48 pin



Figure 4-2 NuMicro™ NUC029LAN LQFP 48-pin Diagram



#### 4.2.1.2 NuMicro™ NUC029TAN QFN 33 pin



Figure 4-3 NuMicro™ NUC029TAN QFN 33-pin Diagram



#### 4.2.1.3 NuMicro™ NUC029FAE TSSOP 20 pin



Figure 4-4 NuMicro™ NUC029FAE TSSOP 20-pin Diagram



# 4.3 Pin Description

# 4.3.1 NuMicro™ NUC029 Pin Description

| Pin No.        |               |                    |             |                                                                                                           |
|----------------|---------------|--------------------|-------------|-----------------------------------------------------------------------------------------------------------|
| LQFP<br>48-pin | QFN<br>33-pin | Pin Name           | Pin<br>Type | Description                                                                                               |
|                |               | P1.5 <b>I/O</b>    |             | General purpose digital I/O pin.                                                                          |
| 4              | 1             | AIN5               | Al          | ADC5 analog input.                                                                                        |
| 1              |               | ACMP0_P            | Al          | Comparator0 positive input pin.                                                                           |
|                | -             | MOSI_0             | I/O         | SPI0 MISO (Master Out, Slave In) pin.                                                                     |
|                |               | P1.6               | I/O         | General purpose digital I/O pin.                                                                          |
|                |               | AIN6               | Al          | ADC6 analog input.                                                                                        |
| 2              | _             | MISO_0             | I/O         | SPI0 MISO (Master In, Slave Out) pin.                                                                     |
|                |               | ACMP2_N            | Al          | Comparator2 negative input pin.                                                                           |
|                |               | P1.7               | I/O         | General purpose digital I/O pin.                                                                          |
|                |               | AIN7               | Al          | ADC7 analog input.                                                                                        |
| 3              | _             | SPICLK0            | I/O         | SPI0 serial clock pin.                                                                                    |
|                |               | ACMP2_P            | Al          | Comparator2 positive input pin.                                                                           |
| 4              | 2             | nRST               | I<br>(ST)   | External reset input: active LOW, with an internal pull-up. Set this pin low reset chip to initial state. |
|                |               | P3.0               | I/O         | General purpose digital I/O pin.                                                                          |
| 5              | 3             | RXD <sup>[2]</sup> | I           | Data receiver input pin for UART0.                                                                        |
|                |               | ACMP1_N            | Al          | Comparator1 negative input pin.                                                                           |
| 6              | 4             | AV <sub>SS</sub>   | AP          | Ground pin for analog circuit.                                                                            |
|                |               | P3.1               | I/O         | General purpose digital I/O pin.                                                                          |
| 7              | 5             | TXD <sup>[2]</sup> | 0           | Data transmitter output pin for UART0.                                                                    |
|                |               | ACMP1_P            | Al          | Comparator1 positive input pin                                                                            |
|                |               | P3.2               | I/O         | General purpose digital I/O pin.                                                                          |
| 8              | 6             | nINT0              | ı           | External interrupt0 input pin.                                                                            |
| °              | 0             | STADC              | - 1         | ADC external trigger input.                                                                               |
|                |               | T0EX               | I           | Timer0 external capture/reset trigger input pin.                                                          |
|                |               | P3.3               | I/O         | General purpose digital I/O pin.                                                                          |
| 9              | _             | nINT1              | I           | External interrupt1 input pin.                                                                            |
| 9              |               | MCLK               | 0           | EBI external clock output pin.                                                                            |
|                |               | TIEX               | I           | Timer1 external capture/reset trigger input pin.                                                          |
| 10             | 7             | P3.4               | I/O         | General purpose digital I/O pin.                                                                          |



| Pin No.        |               |                     |             |                                                    |  |  |  |  |  |  |  |
|----------------|---------------|---------------------|-------------|----------------------------------------------------|--|--|--|--|--|--|--|
| LQFP<br>48-pin | QFN<br>33-pin | Pin Name            | Pin<br>Type | Description                                        |  |  |  |  |  |  |  |
|                |               | Т0                  | I/O         | Timer0 external event counter input pin            |  |  |  |  |  |  |  |
|                |               | SDA0                | i/O         | I2C0 data input/output pin.                        |  |  |  |  |  |  |  |
|                |               | P3.5                | I/O         | General purpose digital I/O pin.                   |  |  |  |  |  |  |  |
| 11             | 8             | T1                  | I/O         | Timer1 external event counter input pin.           |  |  |  |  |  |  |  |
| ''             | ٥             | SCL0                | I/O         | I <sup>2</sup> C0 clock I/O pin.                   |  |  |  |  |  |  |  |
|                |               | CKO <sup>[2]</sup>  | 0           | Frequency divider output pin.                      |  |  |  |  |  |  |  |
| 12             |               | P4.3                | 1/0         | General purpose digital I/O pin.                   |  |  |  |  |  |  |  |
| 12             |               | PWM3 <sup>[2]</sup> | I/O         | PWM3 output/Capture input.                         |  |  |  |  |  |  |  |
|                |               | P3.6                | I/O         | General purpose digital I/O pin.                   |  |  |  |  |  |  |  |
| 13             | 9             | CKO <sup>[2]</sup>  | 0           | Frequency divider output pin.                      |  |  |  |  |  |  |  |
| 13             | _             | ACMP0_O             | 0           | Analog comparator0 output pin.                     |  |  |  |  |  |  |  |
|                |               | nWR                 | 0           | EBI write enable output pin.                       |  |  |  |  |  |  |  |
| 1.4            |               | P3.7                | I/O         | General purpose digital I/O pin.                   |  |  |  |  |  |  |  |
| 14             | _             | nRD                 | 0           | EBI read enable output pin.                        |  |  |  |  |  |  |  |
| 15             | 10            | XTAL2               | 0           | External 4~24 MHz (high speed) crystal output pin. |  |  |  |  |  |  |  |
| 16             | 11            | XTAL1               | I<br>(ST)   | External 4~24 MHz (high speed) crystal input pin.  |  |  |  |  |  |  |  |
| 17             |               |                     |             | Ground pin for digital circuit.                    |  |  |  |  |  |  |  |
|                |               | 33                  |             |                                                    |  |  |  |  |  |  |  |
| 18             | 13            | LDO_CAP             | P           | LDO output pin.                                    |  |  |  |  |  |  |  |
|                |               | P2.0                | 1/0         | General purpose digital I/O pin.                   |  |  |  |  |  |  |  |
| 19             | _             | AD8                 | 1/0         | EBI Address/Data bus bit8                          |  |  |  |  |  |  |  |
|                |               | PWM0 <sup>[2]</sup> | 1/0         | PWM0 output/Capture input.                         |  |  |  |  |  |  |  |
|                |               | P2.1                | 1/0         | General purpose digital I/O pin.                   |  |  |  |  |  |  |  |
| 20             | _             | AD9                 | 1/0         | EBI Address/Data bus bit9                          |  |  |  |  |  |  |  |
|                |               | PWM1 <sup>[2]</sup> | 1/0         | PWM1 output/Capture input.                         |  |  |  |  |  |  |  |
|                | 14            | P2.2                | 1/0         | General purpose digital I/O pin.                   |  |  |  |  |  |  |  |
| 21             |               | PWM2 <sup>[2]</sup> | I/O         | PWM2 output/Capture input.                         |  |  |  |  |  |  |  |
|                | _             | AD10                | I/O         | EBI Address/Data bus bit10.                        |  |  |  |  |  |  |  |
|                | 15            | P2.3                | I/O         | General purpose digital I/O pin.                   |  |  |  |  |  |  |  |
| 22             |               | PWM3 <sup>[2]</sup> | I/O         | PWM3 output/Capture input.                         |  |  |  |  |  |  |  |
|                | _             | AD11                | I/O         | EBI Address/Data bus bit11.                        |  |  |  |  |  |  |  |
| 23             | 16            | P2.4                | I/O         | General purpose digital I/O pin.                   |  |  |  |  |  |  |  |



| Pin No.        |               |                     |             |                                                  |  |  |  |  |  |
|----------------|---------------|---------------------|-------------|--------------------------------------------------|--|--|--|--|--|
| LQFP<br>48-pin | QFN<br>33-pin | Pin Name            | Pin<br>Type | Description                                      |  |  |  |  |  |
|                |               | PWM4                | I/O         | PWM4 output/Capture input.                       |  |  |  |  |  |
|                |               | SCL1 <sup>[2]</sup> | I/O         | I <sup>2</sup> C1 clock I/O pin.                 |  |  |  |  |  |
|                | _             | AD12                | I/O         | EBI Address/Data bus bit12.                      |  |  |  |  |  |
|                |               | P4.0                | I/O         | General purpose digital I/O pin.                 |  |  |  |  |  |
| 24             | _             | PWM0 <sup>[2]</sup> | I/O         | PWM0 output/Capture input.                       |  |  |  |  |  |
|                |               | T2EX                | ı           | Timer2 external capture/reset trigger input pin. |  |  |  |  |  |
|                |               | P2.5                | I/O         | General purpose digital I/O pin.                 |  |  |  |  |  |
| 25             | 17            | PWM5                | I/O         | PWM5 output/Capture input.                       |  |  |  |  |  |
| 25             |               | SDA1 <sup>[2]</sup> | i/O         | I2C1 data input/output pin.                      |  |  |  |  |  |
|                | _             | AD13                | I/O         | EBI Address/Data bus bit13.                      |  |  |  |  |  |
|                |               | P2.6                | I/O         | General purpose digital I/O pin.                 |  |  |  |  |  |
| 200            | 18            | PWM6                | I/O         | PWM6 output/Capture input.                       |  |  |  |  |  |
| 26             |               | ACMP1_O             | 0           | Analog comparator1 output pin.                   |  |  |  |  |  |
|                | _             | AD14                | I/O         | EBI Address/Data bus bit14.                      |  |  |  |  |  |
|                |               | P2.7                | I/O         | General purpose digital I/O pin.                 |  |  |  |  |  |
| 27             | _             | AD15                | I/O         | EBI Address/Data bus bit15.                      |  |  |  |  |  |
|                |               | PWM7                | I/O         | PWM7 output/Capture input.                       |  |  |  |  |  |
|                |               | P4.4                | I/O         | General purpose digital I/O pin.                 |  |  |  |  |  |
| 28             | _             | nCS                 | 0           | EBI chip select enable output pin.               |  |  |  |  |  |
|                |               | SCL1 <sup>[2]</sup> | I/O         | I <sup>2</sup> C1 clock I/O pin.                 |  |  |  |  |  |
|                |               | P4.5                | I/O         | General purpose digital I/O pin.                 |  |  |  |  |  |
| 29             | _             | ALE                 | 0           | EBI address latch enable output pin.             |  |  |  |  |  |
|                |               | SDA1 <sup>[2]</sup> | i/O         | I2C1 data input/output pin.                      |  |  |  |  |  |
| 30             | 19            | P4.6                | I/O         | General purpose digital I/O pin.                 |  |  |  |  |  |
| 30             | 19            | ICE_CLK             | I           | Serial Wired Debugger Clock pin.                 |  |  |  |  |  |
| 31             | 20            | P4.7                | I/O         | General purpose digital I/O pin.                 |  |  |  |  |  |
| 31             | 20            | ICE_DAT             | I/O         | Serial Wired Debugger Data pin.                  |  |  |  |  |  |
|                | 21            | P0.7                | I/O         | General purpose digital I/O pin.                 |  |  |  |  |  |
| 32             |               | SPICLK1             | I/O         | SPI1 serial clock pin.                           |  |  |  |  |  |
|                | -             | AD7                 | I/O         | EBI Address/Data bus bit7.                       |  |  |  |  |  |
| 33             | 22            | P0.6                | I/O         | General purpose digital I/O pin.                 |  |  |  |  |  |
| 33             | 22            | MISO_1              | I/O         | SPI1 MISO (Master In, Slave Out) pin.            |  |  |  |  |  |



| Pin No.        |               |                     |             |                                                                                 |  |
|----------------|---------------|---------------------|-------------|---------------------------------------------------------------------------------|--|
| LQFP<br>48-pin | QFN<br>33-pin | Pin Name            | Pin<br>Type | Description                                                                     |  |
|                | =             | AD6                 | 1/0         | EBI Address/Data bus bit6.                                                      |  |
|                | 22            | P0.5                | I/O         | General purpose digital I/O pin.                                                |  |
| 34             | 23            | MOSI_1              | I/O         | SPI1 MISO (Master Out, Slave In) pin.                                           |  |
|                |               | AD5                 | 1/0         | EBI Address/Data bus bit5.                                                      |  |
|                | 24            | P0.4                | I/O         | General purpose digital I/O pin.                                                |  |
| 35             | 24            | SPISS1              | 1/0         | SPI1 slave select pin.                                                          |  |
|                | =             | AD4                 | I/O         | EBI Address/Data bus bit4.                                                      |  |
|                |               | P4.1                | I/O         | General purpose digital I/O pin.                                                |  |
| 36             | _             | PWM1 <sup>[2]</sup> | I/O         | PWM1 output/Capture input.                                                      |  |
|                |               | ТЗЕХ                | ı           | Timer3 external capture/reset trigger input pin.                                |  |
|                |               | P0.3                | 1/0         | General purpose digital I/O pin.                                                |  |
| 37             | _             | AD3                 | I/O         | EBI Address/Data bus bit3.                                                      |  |
| 31             |               | RTS0                | 0           | Request to Send output pin for UART0.                                           |  |
|                |               | RXD <sup>[2]</sup>  | I           | Data receiver input pin for UART0.                                              |  |
|                |               | P0.2                | I/O         | General purpose digital I/O pin.                                                |  |
| 38             | Ι             | AD2                 | 1/0         | EBI Address/Data bus bit2.                                                      |  |
| 30             |               | CTS0                | ı           | Clear to Send input pin for UART0.                                              |  |
|                |               | TXD <sup>[2]</sup>  | 0           | Data transmitter output pin for UART0.                                          |  |
|                | 25            | P0.1                | 1/0         | General purpose digital I/O pin.                                                |  |
|                |               | RTS1                | 0           | Request to Send output pin for UART1.                                           |  |
| 39             |               | RXD1 <sup>[2]</sup> | ı           | Data receiver input pin for UART1.                                              |  |
|                |               | ACMP3_N             | Al          | Comparator3 negative input pin.                                                 |  |
|                | _             | AD1                 | 1/0         | EBI Address/Data bus bit1.                                                      |  |
|                |               | P0.0                | I/O         | General purpose digital I/O pin.                                                |  |
|                | 26            | CTS1                | ı           | Clear to Send input pin for UART1.                                              |  |
| 40             |               | TXD1 <sup>[2]</sup> | 0           | Data transmitter output pin for UART1.                                          |  |
|                |               | ACMP3_P             | Al          | Comparator3 positive input pin.                                                 |  |
|                | _             | AD0                 | 1/0         | EBI Address/Data bus bit0.                                                      |  |
| 41             | 27            | $V_{DD}$            | Р           | Power supply for I/O ports and LDO source for internal PLL and digital circuit. |  |
| 42             | 28            | $AV_{DD}$           | AP          | Power supply for internal analog circuit.                                       |  |
| 43             | 29            | P1.0                | I/O         | General purpose digital I/O pin.                                                |  |



| Pin No.        |               |                     |             |                                          |  |
|----------------|---------------|---------------------|-------------|------------------------------------------|--|
| LQFP<br>48-pin | QFN<br>33-pin | Pin Name            | Pin<br>Type | Description                              |  |
|                |               | AIN0                | Al          | ADC0 analog input.                       |  |
|                |               | T2                  | 1/0         | Timer2 external event counter input pin. |  |
|                | _             | nWRL                | 0           | EBI low byte write enable output pin.    |  |
|                | -             | P1.1                | I/O         | General purpose digital I/O pin.         |  |
| 44             |               | AIN1                | AI          | ADC1 analog input.                       |  |
| 44             |               | T3                  | 1/0         | Timer3 external event counter input pin. |  |
|                |               | nWRH                | 0           | EBI high byte write enable output pin.   |  |
|                | 30            | P1.2                | 1/0         | General purpose digital I/O pin.         |  |
| 45             |               | AIN2                | AI          | ADC2 analog input.                       |  |
|                |               | RXD1 <sup>[2]</sup> | I           | Data receiver input pin for UART1.       |  |
|                | 31            | P1.3                | 1/0         | General purpose digital I/O pin.         |  |
| 46             |               | AIN3                | Al          | ADC3 analog input.                       |  |
|                |               | TXD1 <sup>[2]</sup> | 0           | Data transmitter output pin for UART1.   |  |
|                | 32            | P1.4                | 1/0         | General purpose digital I/O pin.         |  |
| 47             |               | AIN4                | Al          | ADC4 analog input.                       |  |
| 47             |               | ACMP0_N             | AI          | Comparator0 negative input pin.          |  |
|                | =             | SPISS0              | 1/0         | SPI0 slave select pin.                   |  |
| 40             | _             | P4.2                | I/O         | General purpose digital I/O pin.         |  |
| 48             |               | PWM2 <sup>[2]</sup> | I/O         | PWM2 output/Capture input.               |  |

Note1: Pin Type I = Digital Input, O = Digital Output; AI = Analog Input; P = Power Pin; AP = Analog Power; ST = Schmitt trigger

**Note2:** The PWM0 ~ PWM3, RXD, TXD, RXD1, TXD1, SCL1, SDA1 and CKO can be assigned to different pins. However, a pin function can only be assigned to a pin at the same time, i.e. software cannot assign RXD to P0.3 and P3.0 at the same time.



| Pin No.         |                  |             |                                                                                                         |  |
|-----------------|------------------|-------------|---------------------------------------------------------------------------------------------------------|--|
| TSSOP<br>20-pin | Pin Name         | Pin<br>Type | Description                                                                                             |  |
|                 | P1.2             | I/O         | General purpose digital I/O pin.                                                                        |  |
| 1               | AIN2             | Al          | ADC2 analog input.                                                                                      |  |
| 1               | RXD              | I           | Data receiver input pin for UART0.                                                                      |  |
|                 | ACMP0_P          | Al          | Comparator0 positive input pin.                                                                         |  |
|                 | P1.3             | I/O         | General purpose digital I/O pin.                                                                        |  |
| 2               | AIN3             | Al          | ADC3 analog input.                                                                                      |  |
| 2               | TXD              | 0           | Data transmitter output pin for UART0.                                                                  |  |
|                 | ACMP0_P          | Al          | Comparator0 positive input pin.                                                                         |  |
|                 | P1.4             | I/O         | General purpose digital I/O pin.                                                                        |  |
| 3               | AIN4             | Al          | ADC4 analog input.                                                                                      |  |
|                 | ACMP0_N          | Al          | Comparator0 negative input pin.                                                                         |  |
|                 | P1.5             | I/O         | General purpose digital I/O pin.                                                                        |  |
| 4               | AIN5             | Al          | ADC5 analog input.                                                                                      |  |
|                 | ACMP0_P          | Al          | Comparator0 positive input pin.                                                                         |  |
|                 | AV <sub>SS</sub> | AP          | Ground pin for analog circuit.                                                                          |  |
| 5               | nRST             | I<br>(ST)   | External reset input: active LOW, with an internal pull-up. Set this pin low res chip to initial state. |  |
|                 | P3.2             | I/O         | General purpose digital I/O pin.                                                                        |  |
|                 | nINT0            | ı           | External interrupt0 input pin.                                                                          |  |
| 6               | STADC            | ı           | ADC external trigger input.                                                                             |  |
|                 | T0EX             | ı           | Timer0 external capture/reset trigger input pin.                                                        |  |
|                 | ACMP1_P          | Al          | Comparator1 positive input pin                                                                          |  |
|                 | P3.4             | I/O         | General purpose digital I/O pin.                                                                        |  |
| _               | T0               | I/O         | Timer0 external event counter input pin                                                                 |  |
| 7               | SDA0             | i/O         | I2C0 data input/output pin.                                                                             |  |
|                 | ACMP1_P          | Al          | Comparator1 positive input pin                                                                          |  |
|                 | P3.5             | I/O         | General purpose digital I/O pin.                                                                        |  |
| -               | T1               | I/O         | Timer1 external event counter input pin.                                                                |  |
| 8               | SCL0             | I/O         | I <sup>2</sup> C0 clock I/O pin.                                                                        |  |
|                 | ACMP1_P          | Al          | Comparator1 positive input pin                                                                          |  |
|                 | P5.1             | I/O         | General purpose digital I/O pin.                                                                        |  |
| 9               | XTAL2            | 0           | External 4~24 MHz (high speed) crystal output pin.                                                      |  |
| 10              | P5.0             | I/O         | General purpose digital I/O pin.                                                                        |  |



|     |                 | Pin<br>Type | Description                                                                     |  |  |
|-----|-----------------|-------------|---------------------------------------------------------------------------------|--|--|
|     | XTAL1           | I<br>(ST)   | External 4~24 MHz (high speed) crystal input pin.                               |  |  |
| 11  | V <sub>SS</sub> | Р           | Ground pin for digital circuit.                                                 |  |  |
| 12  | P2.4            | I/O         | General purpose digital I/O pin.                                                |  |  |
| 12  | PWM2            | I/O         | PWM0 output.                                                                    |  |  |
| 13  | P2.5            | I/O         | General purpose digital I/O pin.                                                |  |  |
| 13  | PWM3            | I/O         | PWM3 output.                                                                    |  |  |
| 4.4 | P4.6            | I/O         | General purpose digital I/O pin.                                                |  |  |
| 14  | ICE_CLK         | ı           | Serial Wired Debugger Clock pin.                                                |  |  |
| 45  | P4.7            | I/O         | General purpose digital I/O pin.                                                |  |  |
| 15  | ICE_DAT         | I/O         | Serial Wired Debugger Data pin.                                                 |  |  |
| 4.0 | P0.7            | I/O         | General purpose digital I/O pin.                                                |  |  |
| 16  | SPICLK0         | I/O         | SPI0 serial clock pin.                                                          |  |  |
| 47  | P0.6            | I/O         | General purpose digital I/O pin.                                                |  |  |
| 17  | MISO_0          | I/O         | SPI0 MISO (Master In, Slave Out) pin.                                           |  |  |
| 40  | P0.5            | I/O         | General purpose digital I/O pin.                                                |  |  |
| 18  | MOSI_0          | I/O         | SPI0 MISO (Master Out, Slave In) pin.                                           |  |  |
| 19  | P0.4            | I/O         | General purpose digital I/O pin.                                                |  |  |
|     | SPISS0          | I/O         | SPI1 slave select pin.                                                          |  |  |
|     | PWM5            | I/O         | PWM5 output.                                                                    |  |  |
| 20  | $V_{DD}$        | Р           | Power supply for I/O ports and LDO source for internal PLL and digital circuit. |  |  |

Note1: Pin Type I = Digital Input, O = Digital Output; AI = Analog Input; P = Power Pin; AP = Analog Power; ST = Schmitt trigger



#### 5 FUNCTIONAL DESCRIPTION

#### 5.1 ARM® Cortex®-M0 Core

The Cortex®-M0 processor is a configurable, multistage, 32-bit RISC processor, which has an AMBA AHB-Lite interface and includes an NVIC component. It also has optional hardware debug functionality. The processor can execute Thumb code and is compatible with other Cortex®-M profile processor. The profile supports two modes -Thread mode and Handler mode. Handler mode is entered as a result of an exception. An exception return can only be issued in Handler mode. Thread mode is entered on Reset, and can be entered as a result of an exception return. Figure 5-1 shows the functional controller of processor.



Figure 5-1 Functional Controller Diagram

The implemented device provides the following components and features:

- A low gate count processor:
  - ARMv6-M Thumb® instruction set
  - Thumb-2 technology
  - ARMv6-M compliant 24-bit SysTick timer
  - A 32-bit hardware multiplier
  - System interface supported with little-endian data accesses
  - Ability to have deterministic, fixed-latency, interrupt handling
  - Load/store-multiples and multicycle-multiplies that can be abandoned and restarted to facilitate rapid interrupt handling
  - C Application Binary Interface compliant exception model. This is the ARMv6-M,
     C Application Binary Interface (C-ABI) compliant exception model that enables
     the use of pure C functions as interrupt handlers
  - Low Power Sleep mode entry using Wait For Interrupt (WFI), Wait For Event (WFE) instructions, or the return from interrupt sleep-on-exit feature
- NVIC:



- 32 external interrupt inputs, each with four levels of priority
- Dedicated Non-maskable Interrupt (NMI) input
- Supports for both level-sensitive and pulse-sensitive interrupt lines
- Supports Wake-up Interrupt Controller (WIC) and, providing Ultra-low Power Sleep mode

#### Debug support

- Four hardware breakpoints
- Two watchpoints
- Program Counter Sampling Register (PCSR) for non-intrusive code profiling
- Single step and vector catch capabilities

#### Bus interfaces:

- Single 32-bit AMBA-3 AHB-Lite system interface that provides simple integration to all system peripherals and memory
- Single 32-bit slave port that supports the DAP (Debug Access Port)



### 5.2 System Manager

#### 5.2.1 Overview

System management includes the following sections:

- System Resets
- System Power Architecture
- System Memory Map
- System management registers for Part Number ID, chip reset and on-chip controllers reset, multi-functional pin control
- System Timer (SysTick)
- Nested Vectored Interrupt Controller (NVIC)
- System Control registers

#### 5.2.2 System Reset

The system reset can be issued by one of the following listed events. For these reset event flags can be read by RSTSRC register.

- Hardware Reset
  - Power-on Reset (POR)
  - Low level on the RESET pin (nRST)
  - Watchdog Time-out Reset (WDT)
  - Low Voltage Reset (LVR)
  - Brown-out Detector Reset (BOD)
- Software Reset
  - MCU Reset SYSRESETREQ(AIRCR[2])
  - Cortex®-M0 Core One-shot Reset CPU\_RST(IPRSTC1[1])
  - Chip One-shot Reset Chip\_RST(IPRSTC1[0])

Note: ISPCON.BS keeps the original value after MCUReset and CPU Reset.



#### 5.2.3 System Power Distribution

In this chip, the power distribution is divided into three segments.

- Analog power from AV<sub>DD</sub> and AV<sub>SS</sub> provides the power for analog components operation. AV<sub>DD</sub> must be equal to V<sub>DD</sub> to avoid leakage current.
- Digital power from V<sub>DD</sub> and V<sub>SS</sub> supplies the power to the I/O pins and internal regulator which provides a fixed 1.8 V power for digital operation.
- Build-in a capacitor for internal voltage regulator. (NUC029FAE only)

The output of internal voltage regulator, LDO\_CAP, requires an external capacitor which should be located close to the corresponding pin. Analog power (AV<sub>DD</sub>) should be the same voltage level with the digital power (V<sub>DD</sub>). Figure 5-2 shows the NuMicro™ NUC029xAN power distribution and Figure 5-3 shows the NuMicro™ NUC029FAE power distribution.



Figure 5-2 NuMicro™ NUC029xAN Power Distribution Diagram



Figure 5-3 NuMicro™ NUC029FAE Power Distribution Diagram

#### 5.2.4 System Memory Map

nuvoTon

The NuMicro™ NUC029 series provides 4G-byte addressing space. The memory locations assigned to each on-chip controllers are shown in the following table. The detailed register definition, addressing space, and programming detailed will be described in the following sections for each on-chip peripheral. The NuMicro™ NUC029 series only supports little-endian data format.

| Address Space                                          | Token    | Controllers                     |  |  |  |
|--------------------------------------------------------|----------|---------------------------------|--|--|--|
| Flash and SRAM Memory Space                            |          |                                 |  |  |  |
| 0x0000_0000 - 0x0000_FFFF                              | FLASH_BA | FLASH Memory Space (64 KB)      |  |  |  |
| 0x2000_0000 - 0x2000_0FFF                              | SRAM_BA  | SRAM Memory Space (4 KB)        |  |  |  |
| EBI Space (0x6000_0000 ~ 0x6001_FFFF) (NUC029LAN Only) |          |                                 |  |  |  |
| 0x6000_0000 - 0x6001_FFFF                              | EBI_BA   | External Memory Space (128 KB ) |  |  |  |
| AHB Controllers Space (0x5000_0000 ~ 0x501F_FFFF)      |          |                                 |  |  |  |
| 0x5000_0000 - 0x5000_01FF                              | GCR_BA   | System Global Control Registers |  |  |  |



| x5000_0200 – 0x5000_02FF                             |                  | Clock Control Registers                                        |  |
|------------------------------------------------------|------------------|----------------------------------------------------------------|--|
| 0x5000_0300 - 0x5000_03FF                            | INT_BA           | Interrupt Multiplexer Control Registers                        |  |
| 0x5000_4000 - 0x5000_7FFF                            | GPIO_BA          | GPIO (P0 ~ P4) Control Registers                               |  |
| 0x5000_C000 - 0x5000_FFFF                            | FMC_BA           | Flash Memory Control Registers                                 |  |
| 0x5001_0000 - 0x5001_03FF                            | EBI_CTL_BA       | EBI Control Registers (NUC029LAN only)                         |  |
| 0x5001_4000 – 0x5001_7FFF                            | HDIV_BA          | Hardware Divider Register (NUC029xAN only)                     |  |
| APB Controllers Space (0x4000_00                     | 00 ~ 0x400F_FFFF | <del>.</del><br><del>-</del> )                                 |  |
| 0x4000_4000 – 0x4000_40FF                            | WDT_BA           | Watchdog Timer Control Registers                               |  |
| 0x4000_4100 - 0x4000_7FFF                            | WWDT_BA          | Window Watchdog Timer Control Registers (NUC029xAN only)       |  |
| 0x4001_0000 - 0x4001_3FFF                            | TMR01_BA         | Timer0/Timer1 Control Registers                                |  |
| 0x4002_0000 - 0x4002_3FFF                            | I2C0_BA          | I <sup>2</sup> C0 Interface Control Registers                  |  |
| 0x4003_0000 - 0x4003_3FFF                            | SPI0_BA          | SPI0 with master/slave function Control Registers              |  |
| 0x4003_4000 - 0x4003_7FFF                            | SPI1_BA          | SPI1 with master/slave function Control Registers              |  |
| 0x4004_0000 - 0x4004_3FFF                            | PWMA_BA          | PWM0/1/2/3 Control Registers                                   |  |
| 0x4005_0000 - 0x4005_3FFF                            | UART0_BA         | UART0 Control Registers                                        |  |
| 0x400D_0000 - 0x400D_3FFF                            | ACMP01_BA        | Analog Comparator0/ Analog Comparator1 Control Registers       |  |
| 0x400E_0000 - 0x400E_FFFF                            | ADC_BA           | Analog-Digital-Converter (ADC) Control Registers               |  |
| 0x4011_0000 – 0x4011_3FFF                            | TMR23_BA         | Timer2/Timer3 Control Registers                                |  |
| 0x4012_0000 – 0x4012_3FFF                            | I2C1_BA          | I <sup>2</sup> C1 Interface Control Registers (Nuc029xAN only) |  |
| 0x4014_0000 - 0x4014_3FFF                            | PWMB_BA          | PWM4/5/6/7 Control Registers                                   |  |
| 0x4015_0000 - 0x4015_3FFF                            | UART1_BA         | UART1 Control Registers                                        |  |
| 0x401D_0000 – 0x401D_3FFF                            | ACMP23_BA        | Analog Comparator2/ Analog Comparator3 Control Registers       |  |
| System Controllers Space (0xE000_E000 ~ 0xE000_EFFF) |                  |                                                                |  |
| 0xE000_E010 - 0xE000_E0FF                            | SYST_BA          | System Timer Control Registers                                 |  |
| 0xE000_E100 - 0xE000_ECFF                            | NVIC_BA          | External Interrupt Controller Control Registers                |  |
| 0xE000_ED00 - 0xE000_ED8F                            | SCB_BA           | System Control Registers                                       |  |
|                                                      | 1                |                                                                |  |

Table 5-1 NuMicro™ NUC029xAN Address Space Assignments for On-Chip Controllers

| Address Space                                     | Token                       | Controllers                     |  |  |  |  |
|---------------------------------------------------|-----------------------------|---------------------------------|--|--|--|--|
| Flash and SRAM Memory Space                       | Flash and SRAM Memory Space |                                 |  |  |  |  |
| 0x0000_0000 - 0x0000_3FFF                         | FLASH_BA                    | FLASH Memory Space (16 KB)      |  |  |  |  |
| 0x2000_0000 - 0x2000_0FFF                         | SRAM_BA                     | SRAM Memory Space (2 KB)        |  |  |  |  |
| AHB Controllers Space (0x5000_0000 ~ 0x501F_FFFF) |                             |                                 |  |  |  |  |
| 0x5000_0000 – 0x5000_01FF                         | GCR_BA                      | System Global Control Registers |  |  |  |  |
| 0x5000_0200 - 0x5000_02FF                         | CLK_BA                      | Clock Control Registers         |  |  |  |  |



| 0x5000_0300 - 0x5000_03FF                            | INT_BA           | Interrupt Multiplexer Control Registers          |  |  |
|------------------------------------------------------|------------------|--------------------------------------------------|--|--|
| 0x5000_4000 - 0x5000_7FFF                            | GP_BA            | GPIO (P0 ~ P5) Control Registers                 |  |  |
| 0x5000_C000 - 0x5000_FFFF                            | FMC_BA           | Flash Memory Control Registers                   |  |  |
| APB Controllers Space (0x4000_00                     | 00 ~ 0x401F_FFFF | 7)                                               |  |  |
| 0x4000_4000 - 0x4000_7FFF                            | WDT_BA           | Watchdog Timer Control Registers                 |  |  |
| 0x4001_0000 - 0x4001_3FFF                            | TMR_BA           | Timer0/Timer1 Control Registers                  |  |  |
| 0x4002_0000 - 0x4002_3FFF                            | I2C_BA           | I <sup>2</sup> C Interface Control Registers     |  |  |
| 0x4003_0000 - 0x4003_3FFF                            | SPI_BA           | SPI with master/slave function Control Registers |  |  |
| 0x4004_0000 - 0x4004_3FFF                            | PWMA_BA          | PWM Control Registers                            |  |  |
| 0x4005_0000 - 0x4005_3FFF                            | UART_BA          | UART Control Registers                           |  |  |
| 0x400D_0000 - 0x400D_3FFF                            | ACMP_BA          | Analog Comparator Control Registers              |  |  |
| 0x400E_0000 - 0x400E_3FFF                            |                  | Analog-Digital-Converter (ADC) Control Registers |  |  |
| System Controllers Space (0xE000_E000 ~ 0xE000_EFFF) |                  |                                                  |  |  |
| 0xE000_E010 - 0xE000_E0FF                            | SCS_BA           | System Timer Control Registers                   |  |  |
| 0xE000_E100 - 0xE000_ECFF                            | SCS_BA           | External Interrupt Controller Control Registers  |  |  |
| 0xE000_ED00 - 0xE000_ED8F                            | SCB_BA           | System Control Registers                         |  |  |

Table 5-2 NuMicro™ NUC029FAE Address Space Assignments for On-Chip Controllers



#### 5.2.5 Whole System Memory Mapping



Figure 5-4 NuMicro™ NUC029xAN Whole System Memory Mapping





Figure 5-5 NuMicro™ NUC029FAE Whole System Memory Mapping



#### 5.2.6 System Timer (SysTick)

The Cortex<sup>®</sup>-M0 includes an integrated system timer, SysTick, which provides a simple, 24-bit clear-on-write, decrementing, wrap-on-zero counter with a flexible control mechanism. The counter can be used as a Real Time Operating System (RTOS) tick timer or as a simple counter.

When system timer is enabled, it will count down from the value in the SysTick Current Value Register (SYST\_CVR) to 0, and reload (wrap) to the value in the SysTick Reload Value Register (SYST\_RVR) on the next clock cycle, then decrement on subsequent clocks. When the counter transitions to 0, the COUNTFLAG status bit is set. The COUNTFLAG bit clears on reads.

The SYST\_CVR value is UNKNOWN on reset. Software should write to the register to clear it to 0 before enabling the feature. This ensures the timer will count from the SYST\_RVR value rather than an arbitrary value when it is enabled.

If the SYST\_RVR is 0, the timer will be maintained with a current value of 0 after it is reloaded with this value. This mechanism can be used to disable the feature independently from the timer enable bit.

For more detailed information, please refer to the "ARM® Cortex®-M0 Technical Reference Manual" and "ARM® v6-M Architecture Reference Manual".

#### 5.2.7 Nested Vectored Interrupt Controller (NVIC)

The Cortex<sup>®</sup>-M0 provides an interrupt controller as an integral part of the exception mode, named as "Nested Vectored Interrupt Controller (NVIC)", which is closely coupled to the processor core and provides following features:

- Nested and Vectored interrupt support
- Automatic processor state saving and restoration
- Reduced and deterministic interrupt latency

The NVIC prioritizes and handles all supported exceptions. All exceptions are handled in "Handler Mode". This NVIC architecture supports 32 (IRQ[31:0]) discrete interrupts with 4 levels of priority. All of the interrupts and most of the system exceptions can be configured to different priority levels. When an interrupt occurs, the NVIC will compare the priority of the new interrupt to the current running one's priority. If the priority of the new interrupt is higher than the current one, the new interrupt handler will override the current handler.

When an interrupt is accepted, the starting address of the interrupt service routine (ISR) is fetched from a vector table in memory. There is no need to determine which interrupt is accepted and branch to the starting address of the correlated ISR by software. While the starting address is fetched, NVIC will also automatically save processor state including the registers "PC, PSR, LR, R0~R3, R12" to the stack. At the end of the ISR, the NVIC will restore the mentioned registers from stack and resume the normal execution. Thus it will take less and deterministic time to process the interrupt request.

The NVIC supports "Tail Chaining" which handles back-to-back interrupts efficiently without the overhead of states saving and restoration and therefore reduces delay time in switching to pending ISR at the end of current ISR. The NVIC also supports "Late Arrival" which improves the efficiency of concurrent ISRs. When a higher priority interrupt request occurs before the current ISR starts to execute (at the stage of state saving and starting address fetching), the NVIC will give priority to the higher one without delay penalty. Thus it advances the real-time capability.

For more detailed information, please refer to the "ARM® Cortex®-M0 Technical Reference Manual" and "ARM® v6-M Architecture Reference Manual".



#### 5.2.7.1 Exception Model and System Interrupt Map

The following table lists the exception model supported by NuMicro™ NUC029 series. Software can set four levels of priority on some of these exceptions as well as on all interrupts. The highest user-configurable priority is denoted as "0" and the lowest priority is denoted as "3". The default priority of all the user-configurable interrupts is "0". Note that priority "0" is treated as the fourth priority on the system, after three system exceptions "Reset", "NMI" and "Hard Fault".

| Exception Name           | Vector Number | Priority     |
|--------------------------|---------------|--------------|
| Reset                    | 1             | -3           |
| NMI                      | 2             | -2           |
| Hard Fault               | 3             | -1           |
| Reserved                 | 4 ~ 10        | Reserved     |
| SVCall                   | 11            | Configurable |
| Reserved                 | 12 ~ 13       | Reserved     |
| PendSV                   | 14            | Configurable |
| SysTick                  | 15            | Configurable |
| Interrupt (IRQ0 ~ IRQ31) | 16 ~ 47       | Configurable |

Table 5-3 Exception Model



| Vector<br>Number | Interrupt Number<br>(Bit In Interrupt<br>Registers) | Interrupt<br>Name | Source<br>Module  | Interrupt Description                                                        | Power-Down<br>Wake-Up |
|------------------|-----------------------------------------------------|-------------------|-------------------|------------------------------------------------------------------------------|-----------------------|
| 1 ~ 15           | -                                                   | -                 | -                 | System exceptions                                                            | -                     |
| 16               | 0                                                   | BOD_INT           | Brown-out         | Brown-out low voltage detected interrupt                                     | Yes                   |
| 17               | 1                                                   | WDT_INT           | WDT               | Watchdog Timer interrupt                                                     | Yes                   |
| 18               | 2                                                   | EINT0             | GPIO              | External signal interrupt from P3.2 pin                                      | Yes                   |
| 19               | 3                                                   | EINT1             | GPIO              | External signal interrupt from P3.3 pin                                      | Yes                   |
| 20               | 4                                                   | P0/1_INT          | GPIO              | External signal interrupt from P0[7:0]/P1[7:0]                               | Yes                   |
| 21               | 5                                                   | P2/3/4_INT        | GPIO              | External signal interrupt from P2[7:0]/P3[7:0]/P4[7:0], except P3.2 and P3.3 | Yes                   |
| 22               | 6                                                   | PWMA_INT          | PWM0~3            | PWM0, PWM1, PWM2 and PWM3 interrupt                                          | No                    |
| 23               | 7                                                   | PWMB_INT          | PWM4~7            | PWM4, PWM5, PWM6 and PWM7 interrupt                                          | No                    |
| 24               | 8                                                   | TMR0_INT          | TMR0              | Timer0 interrupt                                                             | Yes                   |
| 25               | 9                                                   | TMR1_INT          | TMR1              | Timer1 interrupt                                                             | Yes                   |
| 26               | 10                                                  | TMR2_INT          | TMR2              | Timer2interrupt                                                              | Yes                   |
| 27               | 11                                                  | TMR3_INT          | TMR3              | Timer3 interrupt                                                             | Yes                   |
| 28               | 12                                                  | UARTO_INT         | UART0             | UART0 interrupt                                                              | Yes                   |
| 29               | 13                                                  | UART1_INT         | UART1             | UART1 interrupt                                                              | Yes                   |
| 30               | 14                                                  | SPI0_INT          | SPI0              | SPI0 interrupt                                                               | No                    |
| 31               | 15                                                  | SPI1_INT          | SPI1              | SPI1 interrupt                                                               | No                    |
| 32 ~ 33          | 16 ~ 17                                             | -                 | •                 | Reserved                                                                     | -                     |
| 34               | 18                                                  | I2C0_INT          | I <sup>2</sup> C0 | I <sup>2</sup> C0 interrupt                                                  | Yes                   |
| 35               | 19                                                  | I2C1_INT          | I <sup>2</sup> C1 | I <sup>2</sup> C1 interrupt                                                  | Yes                   |
| 36 ~ 40          | 20 ~ 24                                             | -                 | •                 | Reserved                                                                     | -                     |
| 41               | 25                                                  | ACMP01_INT        | ACMP0/1           | Analog Comparator0 or Comparator1 interrupt                                  | Yes                   |
| 42               | 26                                                  | ACMP23_INT        | ACMP2/3           | Analog Comparator2 or Comparator3 interrupt                                  | Yes                   |
| 43               | 27                                                  | -                 | -                 | Reserved                                                                     | -                     |
| 44               | 28                                                  | PWRWU_INT         | CLKC              | Clock controller interrupt for chip wake-up from Power-down state            | Yes                   |
| 45               | 29                                                  | ADC_INT           | ADC               | ADC interrupt                                                                | No                    |
| 46 ~ 47          | 30 ~ 31                                             | -                 | -                 | Reserved                                                                     | -                     |

Table 5-4 NuMicro™ NUC029xAN System Interrupt Map



| Vector<br>Number | Interrupt Number<br>(Bit In Interrupt<br>Registers) | Interrupt<br>Name | Source<br>Module | Interrupt Description                                               | Power-Down<br>Wake-Up |
|------------------|-----------------------------------------------------|-------------------|------------------|---------------------------------------------------------------------|-----------------------|
| 1 ~ 15           | -                                                   | -                 | -                | System exceptions                                                   | -                     |
| 16               | 0                                                   | BOD_INT           | Brown-out        | Brown-out low voltage detected interrupt                            | Yes                   |
| 17               | 1                                                   | WDT_INT           | WDT              | Watchdog Timer interrupt                                            | Yes                   |
| 18               | 2                                                   | EINT0             | GPIO             | External signal interrupt from P3.2 pin                             | Yes                   |
| 19               | 3                                                   | -                 | -                | Reserved                                                            | -                     |
| 20               | 4                                                   | P0/1_INT          | GPIO             | External signal interrupt from P0[7:0]/P1[7:0]                      | Yes                   |
| 21               | 5                                                   | P2/3/4_INT        | GPIO             | External signal interrupt from P2[7:0]/P3[7:0]/P4[7:0], except P3.2 | Yes                   |
| 22               | 6                                                   | PWM_INT           | PWM              | PWM interrupt                                                       | No                    |
| 23               | 7                                                   | BRAKE_INT         | PWM              | PWM interrupt                                                       | No                    |
| 24               | 8                                                   | TMR0_INT          | TMR0             | Timer0 interrupt                                                    | Yes                   |
| 25               | 9                                                   | TMR1_INT          | TMR1             | Timer1 interrupt                                                    | Yes                   |
| 26 ~ 27          | 10 ~ 11                                             | -                 | -                | Reserved                                                            | -                     |
| 28               | 12                                                  | UART_INT          | UART             | UART interrupt                                                      | Yes                   |
| 29               | 13                                                  | -                 | -                | Reserved                                                            | -                     |
| 30               | 14                                                  | SPI_INT           | SPI              | SPI interrupt                                                       | No                    |
| 31               | 15                                                  | -                 | -                | Reserved                                                            | -                     |
| 32               | 16                                                  | GP5_INT           | GPIO             | External signal interrupt from P5                                   | Yes                   |
| 33               | 17                                                  | HIRC_TRIM_<br>INT | HIRC             | HIRC trim interrupt                                                 | NO                    |
| 34               | 18                                                  | I2C_INT           | I <sup>2</sup> C | I <sup>2</sup> C interrupt                                          | Yes                   |
| 35 ~ 40          | 19 ~ 24                                             | -                 | -                | Reserved                                                            | -                     |
| 41               | 25                                                  | ACMP_INT          | ACMP             | Analog Comparator interrupt                                         | Yes                   |
| 42 ~ 43          | 26 ~ 27                                             | -                 | -                | Reserved                                                            | -                     |
| 44               | 28                                                  | PWRWU_INT         | CLKC             | Clock controller interrupt for chip wake-up from Power-down state   | Yes                   |
| 45               | 29                                                  | ADC_INT           | ADC              | ADC interrupt                                                       | No                    |
| 46 ~ 47          | 30 ~ 31                                             | -                 | ı                | Reserved                                                            | -                     |

Table 5-5 NuMicro™ NUC029FAE System Interrupt Map



#### 5.2.7.2 Vector Table

When an interrupt is accepted, the processor will automatically fetch the starting address of the interrupt service routine (ISR) from a vector table in memory. For ARMv6-M, the vector table base address is fixed at 0x00000000. The vector table contains the initialization value for the stack pointer on reset, and the entry point addresses for all exception handlers. The vector number on previous page defines the order of entries in the vector table associated with exception handler entry as illustrated in previous section.

| Vector Table Word Offset | Description                                      |
|--------------------------|--------------------------------------------------|
| 0                        | SP_main – The Main stack pointer                 |
| Vector Number            | Exception Entry Pointer using that Vector Number |

Table 5-6 Vector Table Format

#### 5.2.7.3 Operation Description

NVIC interrupts can be enabled and disabled by writing to their corresponding Interrupt Set-Enable or Interrupt Clear-Enable register bit-field. The registers use a write-1-to-enable and write-1-to-clear policy, both registers reading back the current enabled state of the corresponding interrupts. When an interrupt is disabled, interrupt assertion will cause the interrupt to become Pending, however, the interrupt will not activate. If an interrupt is Active when it is disabled, it remains in its Active state until cleared by reset or an exception return. Clearing the enable bit prevents new activations of the associated interrupt.

NVIC interrupts can be pended/un-pended using a complementary pair of registers to those used to enable/disable the interrupts, named the Set-Pending Register and Clear-Pending Register respectively. The registers use a write-1-to-enable and write-1-to-clear policy, both registers reading back the current pended state of the corresponding interrupts. The Clear-Pending Register has no effect on the execution status of an Active interrupt.

NVIC interrupts are prioritized by updating an 8-bit field within a 32-bit register (each register supporting four interrupts).

The general registers associated with the NVIC are all accessible from a block of memory in the System Control Space and will be described in next section.



### 5.3 Clock Controller of NuMicro™ NUC029xAN

### 5.3.1 Overview

The clock controller generates the clocks for the whole chip, including system clocks and all peripheral clocks. The clock controller also implements the power control function with the individually clock ON/OFF control, clock source selection and clock divider. The chip enters Power-down mode when Cortex®-M0 core executes the WFI instruction only if the PWR\_DOWN\_EN (PWRCON[7]) bit and PD\_WAIT\_CPU (PWRCON[8]) bit are both set to 1. After that, chip enters Power-down mode and wait for wake-up interrupt source triggered to leave Power-down mode. In the Power-down mode, the clock controller turns off the 4~24 MHz external high speed crystal oscillator (HXT) and 22.1184 MHz internal high speed RC oscillator (HIRC) to reduce the overall system power consumption. The following figures show the clock generator and the overview of the clock source control.

The clock generator consists of 4 clock sources as listed below:

- 4~24 MHz external high speed crystal oscillator (HXT)
- Programmable PLL output clock frequency (PLL source can be selected from external 4~24 MHz external high speed crystal oscillator (HXT) or 22.1184 MHz internal high speed RC oscillator (HIRC)) (PLL FOUT)
- 22.1184 MHz internal high speed RC oscillator (HIRC)
- 10 kHz internal low speed RC oscillator (LIRC)



Figure 5-6 NuMicro™ NUC029xAN Clock Generator Block Diagram



nuvoTon

Figure 5-7 NuMicro™ NUC029xAN Clock Source Controller Overview (1/2)

nuvoTon



Figure 5-8 NuMicro™ NUC029xAN Clock Source Controller Overview (2/2)



### 5.3.2 System Clock and SysTick Clock

The system clock has 4 clock sources which were generated from clock generator block. The clock source switch depends on the register HCLK\_S (CLKSEL0[2:0]). The block diagram is shown in Figure 5-9.



Figure 5-9 NuMicro™ NUC029xAN System Clock Block Diagram

The clock source of SysTick in Cortex®-M0 core can use CPU clock or external clock (SYST\_CSR[2]). If using external clock, the SysTick clock (STCLK) has 4 clock sources. The clock source switch depends on the setting of the register STCLK\_S (CLKSEL0[5:3]). The block diagram is shown in Figure 5-10.



Figure 5-10 NuMicro™ NUC029xAN SysTick Clock Control Block Diagram



### 5.3.3 Power-down Mode Clock

When chip enters Power-down mode, system clocks, some clock sources, and some peripheral clocks will be disabled. Some clock sources and peripherals clocks are still active in Power-down mode.

The clocks still kept active are listed below:

- Clock Generator
  - 10 kHz internal low speed RC oscillator clock (LIRC)
- Peripherals Clock (when 10 kHz intertnal low speed RC oscillator is adopted as clock source)



### 5.3.4 Frequency Divider Output

This device is equipped with a power-of-2 frequency divider which is composed by16 chained divide-by-2 shift registers. One of the 16 shift register outputs selected by a sixteen to one multiplexer is reflected to CKO pin. Therefore there are 16 options of power-of-2 divided clocks with the frequency from  $F_{in}/2^{16}$  where  $F_{in}$  is input clock frequency to the clock divider.

The output formula is  $F_{out} = F_{in}/2^{(N+1)}$ , where  $F_{in}$  is the input clock frequency,  $F_{out}$  is the clock divider output frequency and N is the 4-bit value in FSEL (FRQDIV[3:0]).

When writing 1 to DIVIDER\_EN (FRQDIV[4]), the chained counter starts to count. When writing 0 to DIVIDER\_EN (FRQDIV[4]), the chained counter continuously runs till divided clock reaches low state and stay in low state.



**Note:** Before clock switching, both the pre-selected and newly selected clock sources must be turned on and stable.

Figure 5-11 NuMicro™ NUC029xAN Clock Source of Frequency Divider



Figure 5-12 NuMicro™ NUC029xAN Frequency Divider Block Diagram



#### 5.4 Clock Controller of NuMicro™ NUC029FAE

### 5.4.1 Overview

The clock controller generates the clocks for the whole chip, including system clocks and all peripheral clocks. The clock controller also implements the power control function with the individually clock ON/OFF control, clock source selection and clock divider. The chip enters Power-down mode when Cortex®-M0 core executes the WFI instruction only if the PWR\_DOWN\_EN (PWRCON[7]) bit and PD\_WAIT\_CPU (PWRCON[8]) bit are both set to 1. After that, chip enters Power-down mode and wait for wake-up interrupt source triggered to leave Power-down mode. In the Power-down mode, the clock controller turns off the 4~24 MHz external high speed crystal oscillator (HXT) and 22.1184 MHz internal high speed RC oscillator (HIRC) to reduce the overall system power consumption. The following figures show the clock generator and the overview of the clock source control.

The clock generator consists of 3 clock sources as listed below:

- 4~24 MHz external high speed crystal oscillator (HXT) or 32.768 kHz external low speed crystal oscillator (LXT)
- 22.1184 MHz internal high speed RC oscillator (HIRC)
- 10 kHz internal low speed RC oscillator (LIRC)



Figure 5-13 NuMicro™ NUC029FAE Clock Generator Block Diagram



### 5.4.2 System Clock and SysTick Clock

The system clock has 3 clock sources which were generated from clock generator block. The clock source switch depends on the register HCLK\_S (CLKSEL0[2:0]). The block diagram is shown in Figure 5-14.



Figure 5-14 NuMicro™ NUC029FAE System Clock Block Diagram

The clock source of SysTick in Cortex®-M0 core can use CPU clock or external clock (SYST\_CSR[2]). If using external clock, the SysTick clock (STCLK) has 4 clock sources. The clock source switch depends on the setting of the register STCLK\_S (CLKSEL0[5:3]). The block diagram is shown in Figure 5-15.



Figure 5-15 NuMicro™ NUC029FAE SysTick Clock Control Block Diagram



### 5.4.3 ISP Clock Source Selection

The clock source of ISP is from AHB clock (HCLK). Please refer to the register AHBCLK.



Figure 5-16 NuMicro™ NUC029FAE AHB Clock Source for HCLK

## 5.4.4 Module Clock Source Selection

The peripheral clock has different clock source switch settings depending on different peripherals.





|                  | Ext. CLK (HXT Or<br>LXT) | HIRC | LIRC | PCLK |
|------------------|--------------------------|------|------|------|
| WDT              | Yes                      | No   | Yes  | Yes  |
| Timer0           | Yes                      | Yes  | Yes  | Yes  |
| Timer1           | Yes                      | Yes  | Yes  | Yes  |
| I <sup>2</sup> C | No                       | No   | No   | Yes  |
| SPI              | No                       | No   | No   | Yes  |
| UART             | Yes                      | Yes  | No   | No   |
| PWM              | No                       | No   | No   | Yes  |
| ADC              | Yes                      | Yes  | No   | Yes  |
| ACMP             | No                       | No   | No   | Yes  |

Table 5-7 NuMicro™ NUC029FAE Peripheral Clock Source Selection Table

### 5.4.5 Power-down Mode Clock

When chip enters Power-down mode, system clocks, some clock sources, and some peripheral clocks will be disabled. Some clock sources and peripherals clocks are still active in Power-down mode.

The clocks still kept active are listed below:

- Clock Generator
  - 10 kHz internal low speed RC oscillator clock (LIRC)
- 32.768 kHz external low speed crystal oscillator (LXT) clock (If PD\_32K = 1 and XTLCLK\_EN[1:0] = 10)
- Peripherals Clock (When 10 kHz low speed oscillator is adopted as clock source)
  - Watchdog Clock
  - Timer 0/1 Clock



# 5.5 Flash Memory Controller (FMC)

### 5.5.1 Overview

The NuMicro™ NUC029 series has 64/32/16K bytes on-chip embedded Flash for application program memory (APROM) that can be updated through ISP procedure. The In-System-Programming (ISP) function enables user to update program memory when chip is soldered on PCB. After chip is powered on, Cortex®-M0 CPU fetches code from APROM or LDROM decided by boot select (CBS) in CONFIGO.

The NuMicro™ NUC029 series also provides additional Data Flash for user to store some application dependent data before chip power off. The NUC029xAN provides additional 4 Kbytes DATA Flash, and NUC029FAE provides Data Flash that is shared with APROM and its start address is configurable and defined by user in CONFIG1.

### 5.5.2 Features

- Runs up to 50 MHz with zero wait cycle for continuous address read access
- 64/32/16 KB application program memory (APROM)
- Up to 4KB In-System-Programming (ISP) loader program memory (LDROM)
- Fixed 4KB Data Flash for NUC029xAN
- Configurable Data Flash size and Programmable Data Flash start address for NUC029FAE
- All embedded flash memory supports 512 bytes page erase
- Supports In-Application-Programming (IAP) to switch code between APROM and LDROM without reset
- In-System-Programming (ISP) to update on-chip Flash



# 5.6 External Bus Interface (EBI) (NUC029LAN Only)

### 5.6.1 Overview

The NuMicro™ NUC029LAN has an external bus interface (EBI) to access external device. To save the connections between external device and this chip, EBI support address bus and data bus multiplex mode. Also, address latch enable (ALE) signal is used to differentiate the address and data cycle.

## 5.6.2 Features

- Supports external devices with maximum 64 KB size (8-bit data width) / 128 KB (16-bit data width)
- Supports variable external bus base clock (MCLK) which based on HCLK
- Supports 8-bit or 16-bit data width
- Supports variable data access time (tACC), address latch enable time (tALE) and address hold time (tAHD)
- Supports address bus and data bus multiplex mode to save the address pins
- Supports configurable idle cycle for different access condition: Write command finish (W2X), Read-to-Read (R2R)
- Supports zero address hold time with read/write operation and write buffer for write operation to enhance read/write performance



# 5.7 General Purpose I/O (GPIO)

### 5.7.1 Overview

The NuMicro™ NUC029 series has up to 40 General Purpose I/O pins to be shared with other function pins depending on the chip configuration. These 40 pins are arranged in 6 ports named as P0, P1, P2, P3, P4 and P5. Each port has the maximum of 8 pins. Each of the 40 pins is independent and has the corresponding register bits to control the pin mode function and data.

The I/O type of each of I/O pins can be configured by software individually as Input, Push-pull output, Open-drain output or Quasi-bidirectional mode. Each I/O pin has a very weak individual pull-up resistor which is about  $110~300~\mathrm{K}\Omega$  for  $V_{DD}$  is from 5.0 V to 2.5 V.

#### 5.7.2 Features

- Four I/O modes:
  - Quasi-bidirectional
  - Push-Pull output
  - Open-Drain output
  - Input only with high impendence
- TTL/Schmitt trigger input selectable by Px\_TYPE[15:0] in Px\_MFP[23:16]
- I/O pin configured as interrupt source with edge/level setting
- Configurable default I/O mode of all pins after reset by CIOINI(CONFIG[10]) setting
  - For NUC029xAN;
    - If CIOINI is 0, all GPIO pins in input tri-state mode after chip reset
    - If CIOINI is 1, all GPIO pins in Quasi-bidirectional mode after chip reset (Default)

After reset, the I/O mode of all pins are stay in Quasi-bidirectional mode and each port data register Px\_DOUT[7:0] resets to 0x000\_00FF.

- For NUC029FAE:
  - If CIOINI is 0, all GPIO pins in Quasi-bidirectional mode after chip reset
  - If CIOINI is 1, all GPIO pins in input tri-state mode after chip reset (Default)
- I/O pin internal pull-up resistor enabled only in Quasi-bidirectional I/O mode
- Enabling the pin interrupt function will also enable the pin wake-up function.



# 5.8 Timer Controller (TIMER)

### 5.8.1 Overview

The timer controller includes up to 4 sets 32-bit timers, TIMER0 ~ TIMER3, allowing user to easily implement a timer control for applications. The timer can perform functions, such as frequency measurement, delay timing, clock generation, and event counting by external input pins, and interval measurement by external capture pins.

### 5.8.2 Features

- Up to 4 sets of 32-bit timers with 24-bit up counter and one 8-bit prescale counter
- Independent clock source for each timer
- Provides four timer counting modes: one-shot, periodic, toggle and continuous counting
- Time-out period = (Period of timer clock input) \* (8-bit prescale counter + 1) \* (24-bit TCMP)
- Maximum counting cycle time = (1 / T MHz) \* (2<sup>8</sup>) \* (2<sup>24</sup>), T is the period of timer clock
- 24-bit up counter value is readable through TDR (Timer Data Register)
- Supports event counting function to count the event from external counter pin (T0~T3)
- 24-bit capture value is readable through TCAP (Timer Capture Data Register)
- Supports external pin capture (T0EX~T3EX) for interval measurement
- Supports external pin capture (T0EX~T3EX) for reset 24-bit up counter
- Supports chip wake-up from Idle/Power-down mode if a timer interrupt signal is generated
- Supports internal capture triggered while internal ACMP output signal transition (NUC029xAN only)
- Supports Inter-Timer trigger mode (NUC029xAN only)
- Supports internal signal (CPO0, CPO1) for interval measurement (NUC029FAE only)



# 5.9 PWM Generator and Capture Timer (PWM) (NUC029xAN Only)

### 5.9.1 Overview

The NuMicro™ NUC029xAN has 2 sets of PWM group supporting a total of 4 sets of PWM generators that can be configured as 8 independent PWM outputs, PWM0~PWM7, or as 4 complementary PWM pairs, (PWM0, PWM1), (PWM2, PWM3), (PWM4, PWM5) and (PWM6, PWM7) with 4 programmable Dead-zone generators.

Each PWM generator has one 8-bit prescaler, one clock divider with 5 divided frequencies (1, 1/2, 1/4, 1/8, 1/16), two PWM Timers including two clock selectors, two 16-bit PWM counters for PWM period control, two 16-bit comparators for PWM duty control and one Dead-zone generator. The 4 sets of PWM generators provide 8 independent PWM interrupt flags set by hardware when the corresponding PWM period down counter reaches 0. Each PWM interrupt source with its corresponding enable bit can cause CPU to request PWM interrupt. The PWM generators can be configured as one-shot mode to produce only one PWM cycle signal or auto-reload mode to output PWM waveform continuously.

When DZEN01 (PCR[4]) is set, PWM0 and PWM1 perform complementary PWM paired function; the paired PWM period, duty and Dead-time are determined by PWM0 timer and Dead-zone generator 0. Similarly, the complementary PWM pairs of (PWM2, PWM3), (PWM4, PWM5) and (PWM6, PWM7) are controlled by PWM2, PWM4 and PWM6 timers and Dead-zone generator 2, 4 and 6, respectively.

To prevent PWM driving output pin with unsteady waveform, the 16-bit period down counter and 16-bit comparator are implemented with double buffer. When user writes data to counter/comparator buffer registers, the updated value will be load into the 16-bit down counter/comparator at the time down counter reaching 0. The double buffering feature avoids glitch at PWM outputs.

When the 16-bit period down counter reaches 0, the interrupt request is generated. If PWM-timer is set as auto-reload mode, when the down counter reaches 0, it is reloaded with PWM Counter Register (CNRx) automatically then starts decreasing, repeatedly. If the PWM-timer is set as one-shot mode, the down counter will stop and generate one interrupt request when it reaches 0.

The value of PWM counter comparator is used for pulse high width modulation. The counter control logic changes the output to high level when down-counter value matches the value of compare register.

The alternate feature of the PWM-timer is digital input Capture function. If Capture function is enabled the PWM output pin is switched as capture input mode. The Capture0 and PWM0 share one timer which is included in PWM0 and the Capture1 and PWM1 share PWM1 timer, and etc. Therefore user must setup the PWM-timer before enable Capture feature. After capture feature is enabled, the capture always latched PWM-counter to Capture Rising Latch Register (CRLR) when input channel has a rising transition and latched PWM-counter to Capture Falling Latch Register (CFLR) when input channel has a falling transition. Capture channel 0 interrupt is programmable by setting CRL\_IE0 (CCR0[1]) (Rising latch Interrupt enable) and CFL\_IE0 (CCR0[2]) (Falling latch Interrupt enable) to decide the condition of interrupt occur. Capture channel 1 has the same feature by setting CRL\_IE1 (CCR0[17]) and CFL\_IE1 (CCR0[18]). And capture channel 2 to channel 3 on each group have the same feature by setting the corresponding control bits in CCR2. For each group, whenever Capture issues Interrupt 0/1/2/3, the PWM counter 0/1/2/3 will be reload at this moment.

The maximum captured frequency that PWM can capture is confined by the capture interrupt latency. When capture interrupt occurred, software will do at least three steps, including: Read PIIR to get interrupt source and Read CRLRx/CFLRx(x=0~3) to get capture value and finally write 1 to clear PIIR to 0. If interrupt latency will take time T0 to finish, the capture signal mustn't transition during this interval (T0). In this case, the maximum capture frequency will be 1/T0.



# 5.9.2 Features

### 5.9.2.1 PWM Function:

- Up to 2 PWM groups (PWMA/PWMB) to support 8 PWM channels or 4 complementary PWM paired channels
- Each PWM group has two PWM generators with each PWM generator supporting one 8-bit prescaler, one clock divider, two PWM-timers, one Dead-zone generator and two PWM outputs.
- Up to 16-bit resolution
- One-shot or Auto-reload mode
- Edge-aligned type or Center-aligned type option
- PWM trigger ADC start-to-conversion

### 5.9.2.2 Capture Function:

- Timing control logic shared with PWM Generators
- Supports 8 Capture input channels shared with 8 PWM output channels
- Each channel supports one rising latch register (CRLRx), one falling latch register (CFLRx) and Capture interrupt flag (CAPIFx)



# 5.10 Enhanced PWM Generator (NUC029FAE Only)

### 5.10.1 Overview

The NuMicro™ NUC029FAE has built one PWM unit which is specially designed for motor driving control applications. The PWM unit supports six PWM generators which can be configured as three independent PWM outputs, PWM2, PWM3 and PWM5, or as three complementary PWM pairs, (PWM0, PWM1), (PWM2, PWM3) and (PWM4, PWM5) with three programmable dead-zone generators.

Every complementary PWM pairs share one 8-bit prescaler. There are six clock dividers providing five divided frequencies (1, 1/2, 1/4, 1/8, 1/16) for each channel. Each PWM output has independent 16-bit counter for PWM period control, and 16-bit comparators for PWM duty control. The six PWM generators provide twelve independent PWM interrupt flags which are set by hardware when the corresponding PWM period counter comparison matched period and duty. Each PWM interrupt source with its corresponding enable bit can request PWM interrupt. The PWM generators can be configured as One-shot mode to produce only one PWM cycle signal or Auto-reload mode to output PWM waveform continuously.

To prevent PWM driving output pin with unsteady waveform, the 16-bit period down counter and 16-bit comparator are implemented with double buffer. When user writes data to counter/comparator buffer registers, the updated value will be loaded into the 16-bit down counter/ comparator at the end of current period. The double buffering feature avoids glitch at PWM outputs.

Besides PWM, Motor controlling also need Timer, ACMP and ADC to work together. In order to control motor more precisely, we provide some registers that not only configure PWM but also Timer, ADC and ACMP, by doing so, it can save more CPU time and control motor with ease especially in BLDC.

### 5.10.2 Features

The PWM unit supports the following features:

- Independent 16-bit PWM duty control units with maximum six port pins:
  - Three independent PWM outputs –PWM2, PWM3 and PWM5
  - Three complementary PWM pairs, with each pin in a pair mutually complement to each other and capable of programmable dead-zone insertion (PWM0, PWM1), (PWM2, PWM3) and (PWM4, PWM5)
- Group control bit PWM2 and PWM4 are synchronized with PWM0, PWM3 and PWM5 are synchronized with PWM1
- One-shot (only support edge alignment mode) or Auto-reload mode PWM
- Up to 16-bit resolution
- Supports Edge-aligned and Center-aligned mode
- Programmable dead-zone insertion between complementary paired PWMs
- Each pin of PWM0 to PWM5 has independent polarity setting control
- Hardware fault brake protections



- Two Interrupt source types:
  - Synchronously requested at PWM frequency when down counter comparison matched (edge- and center-aligned mode) or underflow (edgealigned mode)
  - Requested when external fault brake asserted
    - ◆ BKP0: EINT0 or CPO1
- The PWM signals before polarity control stage are defined in the view of positive logic.
   The PWM ports is active high or active low are controlled by polarity control register
- Supports independently rising CMR matching (in Center-aligned mode), CNR matching (in Center-aligned mode), falling CMR matching, period matching to trigger ADC conversion
- Timer comparing matching event trigger PWM to do phase change in BLDC application
- Supports ACMP output event trigger PWM to force PWM output at most one period low, this feature is usually for step motor control
- Provides interrupt accumulation function



# 5.11 Watchdog Timer (WDT)

### 5.11.1 Overview

The purpose of Watchdog Timer is to perform a system reset when system runs into an unknown state. This prevents system from hanging for an infinite period of time. Besides, this Watchdog Timer supports the function to wake-up system from Idle/Power-down mode.

### 5.11.2 Features

- 18-bit free running up counter for Watchdog Timer time-out interval.
- Selectable time-out interval (2<sup>4</sup> ~ 2<sup>18</sup>) WDT\_CLK cycle and the time-out interval period is 104 ms ~ 26.3168 s if WDT\_CLK = 10 kHz.
- System kept in reset state for a period of (1 / WDT\_CLK) \* 63
- Supports Watchdog Timer reset delay period (NUC029xAN only)
  - Selectable it includes (1026 \ 130 \ 18 or 3) \* WDT\_CLK reset delay period
- Supports to force Watchdog Timer enabled after chip powered on or reset while CWDTEN (CONFIG0[31] Watchdog Enable) bit is set to 0 (NUC029xAN only)
- Supports Watchdog Timer time-out wake-up function only if WDT clock source is selected as 10 kHz



# 5.12 Window Watchdog Timer (WWDT) (NUC029xAN Only)

# 5.12.1 Overview

The NuMicro™ NUC029xAN supports The Window Watchdog Timer (WWDT). WWDT is used to perform a system reset within a specified window period to prevent software run to uncontrollable status by any unpredictable condition.

### 5.12.2 Features

- 6-bit down counter value WWDTCVAL (WWDTVAL[5:0]) and 6-bit compare window value WINCMP (WWDTCR[21:16]) to make the WWDT time-out window period flexible
- Supports 4-bit value to programmable maximum 11-bit prescale counter period of WWDT counter



# 5.13 UART Interface Controller (UART)

### 5.13.1 Overview

The NuMicro™ NUC029 series provides up to 2 channels of Universal Asynchronous Receiver/Transmitters (UART). UART Controller performs Normal Speed UART, and supports flow control function. The UART Controller performs a serial-to-parallel conversion on data received from the peripheral, and a parallel-to-serial conversion on data transmitted from the CPU. The UART controller also supports IrDA SIR Function and RS-485 function mode. The NUC029xAN also supports LIN master/slave function mode. Each UART Controller channel supports six types of interrupts. NUC029xAN has seventh interrupt, LIN receiver break field detected interrupt (LIN\_RX\_BREAK\_INT).

# 5.13.2 Features

- Full duplex, asynchronous communications
- Separates receive / transmit 16/16 bytes entry FIFO for data payloads
- Supports hardware auto flow control/flow control function (CTS, RTS) and programmable RTS flow control trigger level
- Programmable receiver buffer trigger level
- Supports programmable baud-rate generator for each channel individually
- Supports CTS wake-up function
- Supports 8-bit receiver buffer time-out detection function
- Programmable transmitting data delay time between the last stop and the next start bit by setting DLY (UA\_TOR [15:8]) register
- Supports break error, frame error, parity error and receive / transmit buffer overflow detect function
- Fully programmable serial-interface characteristics
  - Programmable data bit length, 5-, 6-, 7-, 8-bit character
  - Programmable parity bit, even, odd, no parity or stick parity bit generation and detection
  - Programmable stop bit length, 1, 1.5, or 2 stop bit generation
- Supports IrDA SIR function mode
  - Supports 3-/16-bit duration for normal mode
- Supports RS-485 function mode.
  - Supports RS-485 9-bit mode
  - Supports hardware or software enable to control RS-485 transmission direction by programming RTS pin
- Supports LIN function mode (NUC029xAN only)
  - Supports LIN master/slave mode
  - Supports programmable break generation function for transmitter
  - Supports break detect function for receiver



# 5.14 I<sup>2</sup>C Serial Interface Controller (I<sup>2</sup>C)

### 5.14.1 Overview

 $I^2C$  is a two-wire, bi-directional serial bus that provides a simple and efficient method of data exchange between devices. The  $I^2C$  standard is a true multi-master bus including collision detection and arbitration that prevents data corruption if two or more masters attempt to control the bus simultaneously.

#### 5.14.2 Features

The I<sup>2</sup>C bus uses two wires (SDA and SCL) to transfer information between devices connected to the bus. The main features of the I<sup>2</sup>C bus include:

- Supports up to two I<sup>2</sup>C serial interface controller
- Master/Slave mode
- Bidirectional data transfer between masters and slaves.
- Multi-master bus (no central master)
- Arbitration between simultaneously transmitting masters without corruption of serial data on the bus
- Serial clock synchronization allow devices with different bit rates to communicate via one serial bus
- Serial clock synchronization used as a handshake mechanism to suspend and resume serial transfer
- Built-in a 14-bit time-out counter requesting the I<sup>2</sup>C interrupt if the I<sup>2</sup>C bus hangs up and timer-out counter overflows.
- Programmable clocks allow for versatile rate control
- Supports 7-bit addressing mode
- Supports multiple address recognition (four slave address with mask option)
- Supports Power-down wake-up function
- Support FIFO function (NUC029FAE only)



## 5.15 Serial Peripheral Interface (SPI)

### 5.15.1 Overview

The Serial Peripheral Interface (SPI) is a synchronous serial data communication protocol that operates in full duplex mode. Devices communicate in Master/Slave mode with the 4-wire bidirection interface. The NuMicro™ NUC029 series contains up to 2 sets of SPI controllers performing a serial-to-parallel conversion on data received from a peripheral device, and a parallel-to-serial conversion on data transmitted to a peripheral device. Each set of SPI controller can be configured as a master or a slave device.

### 5.15.2 Features

- Up to 2 sets of SPI controllers
- Supports Master or Slave mode operation
- Configurable bit length of a transaction word from 8 to 32 bits
- Provides separate 4-layer depth transmit and receive FIFO buffers
- Supports MSB first or LSB first transfer sequence
- Supports the Byte Reorder function
- Supports Byte or Word Suspend mode
- Supports Slave 3-wire mode
- Supports PLL clock source (NUC029xAN only)



# 5.16 Analog-to-Digital Converter (ADC)

### 5.16.1 Overview

The NuMicro™ NUC029xAN contains one 12-bit successive approximation analog-to-digital converters (SAR A/D converter) with 8 input channels, and The NuMicro™ NUC029FAE contains one 10-bit successive approximation analog-to-digital converters (SAR A/D converter) with 8 input channels.

The A/D converter of NUC029xAN supports four operation modes: Single, Burst, Single-cycle Scan and Continuous Scan mode, and the A/D converter of NUC029xAN only supports Single mode

The A/D converter can be started by software, PWM trigger and external STADC pin.

### 5.16.2 Features

- Analog input voltage range: 0~AV<sub>DD</sub>
- 12-bit resolution and 10-bit accuracy is guaranteed (NUC029xAN only)
- 10-bit resolution and 8-bit accuracy is guaranteed (NUC029FAE only)
- Up to 8 single-end analog input channels
  - Or 4 differential analog input channels (NUC029xAN only)
- Up to 760 kSPS sample rate for NUC029xAN
- 300 KSPS (V<sub>DD</sub> 4.5V 5.5V) and 200 KSPS (V<sub>DD</sub> 2.5V 5.5V) conversion rate for NUC029FAE
- Four operating modes (NUC029FAE only supports Single mode)
  - Single mode: A/D conversion is performed one time on a specified channel
  - Burst mode: A/D converter samples and converts the specified single channel and sequentially stores the result in FIFO.
  - Single-cycle Scan mode: A/D conversion is performed one cycle on all specified channels with the sequence from the smallest numbered channel to the largest numbered channel
  - Continuous Scan mode: A/D converter continuously performs Single-cycle scan mode until software stops A/D conversion
- An A/D conversion can be started by:
  - Writing 1 to ADST bit (ADCR[11]) through software
  - PWM trigger with optional start delay period
  - External pin STADC
- Each conversion result is held in data register with valid and overrun indicators
- Each channel has individual data regiter (NUC029xAN only)
- The conversion result can be compared with specify value and user can select whether to generate an interrupt when conversion result matches the compare register setting
- Channel 7 supports 3 input sources:
  - external analog voltage
  - internal Band-gap voltage



internal temperature sensor output (NUC029xAN only)



# 5.17 Analog Comparator (ACMP)

### 5.17.1 Overview

The NuMicro™ NUC029 series contains up to four sets of comparators which can be used in a number of different configurations. The comparator output is logic 1 when positive input voltage is greater than negative input voltage; otherwise the output is logic 0. Each comparator can be configured to generate interrupt request when the comparator output value changes.

### 5.17.2 Features

- Up to four sets of Comparator analog modules
- Analog input voltage range: 0~ V<sub>DD</sub>
- Supports Hysteresis function
- Optional internal reference voltage source for each comparator negative input
- Two interrupt vectors for the four analog comparators
- External input or internal band-gap voltage selectable at negative node
- Interrupt when compared results change
- Power-down wake-up



# 5.18 Hardware Divider (HDIV) (NUC029xAN Only)

# 5.18.1 Overview

The NuMicro™ NUC029xAN has the hardware divider (HDIV). HDIV is useful to the high performance application. The hardware divider is a signed, integer divider with both quotient and remainder outputs.

### 5.18.2 Features

- Signed (two's complement) integer calculation
- 32-bit dividend with 16-bit divisor calculation capacity
- 32-bit quotient and 32-bit remainder outputs (16-bit remainder with sign extends to 32-bit)
- Divided by zero warning flag
- 6 HCLK clocks taken for one cycle calculation
- Write divisor to trigger calculation
- Waiting for calculation ready automatically when reading quotient and remainder



# **6 APPLICATION CIRCUIT**





# 7 NUC029XAN ELECTRICAL CHARACTERISTICS

# 7.1 Absolute Maximum Ratings

| SYMBOL                                    | PARAMETER           | MIN.                 | MAX                  | UNIT |
|-------------------------------------------|---------------------|----------------------|----------------------|------|
| DC Power Supply                           | $V_{DD}$ – $V_{SS}$ | -0.3                 | +7.0                 | V    |
| Input Voltage                             | $V_{\text{IN}}$     | V <sub>SS</sub> -0.3 | V <sub>DD</sub> +0.3 | V    |
| Oscillator Frequency                      | 1/t <sub>CLCL</sub> | 4                    | 24                   | MHz  |
| Operating Temperature                     | T <sub>A</sub>      | -40                  | +85                  | °C   |
| Storage Temperature                       | T <sub>ST</sub>     | -55                  | +150                 | °C   |
| Maximum Current into V <sub>DD</sub>      | I <sub>DD</sub>     | -                    | 120                  | mA   |
| Maximum Current out of V <sub>SS</sub>    | I <sub>SS</sub>     | -                    | 120                  | mA   |
| Maximum Current sunk by a I/O pin         |                     | -                    | 35                   | mA   |
| Maximum Current sourced by a I/O pin      |                     | -                    | 35                   | mA   |
| Maximum Current sunk by total I/O pins    | lιο                 | -                    | 100                  | mA   |
| Maximum Current sourced by total I/O pins |                     | -                    | 100                  | mA   |

**Note:** Exposure to conditions beyond those listed under absolute maximum ratings may adversely affects the lift and reliability of the device.



# 7.2 DC Electrical Characteristics

 $(V_{DD}-V_{SS}=5.5 \text{ V}, T_A = 25^{\circ}\text{C})$ 

| DADAMETER                                             | 0)/45                               | SPECIFICATION |      |      |      |                                            | TEST SOLUDITIONS         |                       |     |                     |
|-------------------------------------------------------|-------------------------------------|---------------|------|------|------|--------------------------------------------|--------------------------|-----------------------|-----|---------------------|
| PARAMETER                                             | SYM.                                | MIN.          | TYP. | MAX. | UNIT | TEST CONDITIONS                            |                          |                       |     |                     |
| Operation Voltage                                     | $V_{DD}$                            | 2.5           | -    | 5.5  | V    | V <sub>DD</sub> = 2.5V ~ 5.5V up to 50 MHz |                          |                       |     |                     |
| Power Ground                                          | V <sub>SS</sub><br>AV <sub>SS</sub> | -0.3          | -    | -    | V    |                                            |                          | -                     |     |                     |
| LDO Output Voltage                                    | $V_{LDO}$                           | 1.62          | 1.8  | 1.98 | V    | V <sub>DD</sub> > 2.                       | 5V                       |                       |     |                     |
| Pand gap Voltage                                      | V                                   | 1.16          | 1.20 | 1.24 | V    | V <sub>DD</sub> = 2.5                      | 5 V ~ 5.5 V              | , T <sub>A</sub> = 25 | °C  |                     |
| Band-gap Voltage                                      | $V_{BG}$                            | 1.14          | 1.20 | 1.24 | V    |                                            | 5 V ~ 5.5 V<br>°C ~ 85°C | ,                     |     |                     |
| Allowed Voltage Difference for $V_{DD}$ and $AV_{DD}$ | $V_{DD}$ - $AV_{DD}$                | -0.3          | 0    | 0.3  | V    | -                                          |                          |                       |     |                     |
| Operating Current                                     | I <sub>DD1</sub>                    | _             | 21   | -    | mA   | $V_{DD}$                                   | НХТ                      | HIRC                  | PLL | All digital modules |
| Normal Run Mode                                       |                                     |               |      |      |      | 5.5V                                       | 12 MHz                   | Х                     | V   | V                   |
| HCLK = 50 MHz                                         | $I_{DD2}$                           | -             | 15   | -    | mA   | 5.5V                                       | 12 MHz                   | Х                     | V   | Х                   |
| while(1){} Excuted from Flash                         | I <sub>DD3</sub>                    | -             | 20   | -    | mA   | 3.3V                                       | 12 MHz                   | Х                     | V   | V                   |
| Excuted Hottl Flasti                                  | $I_{DD4}$                           | -             | 13   | -    | mA   | 3.3V                                       | 12 MHz                   | Х                     | V   | Х                   |
| Operating Current                                     | I <sub>DD5</sub>                    | -             | 6.6  | -    | mA   | $V_{DD}$                                   | HXT                      | HIRC                  | PLL | All digital modules |
| Normal Run Mode                                       |                                     |               |      |      |      | 5.5V                                       | Х                        | V                     | Х   | V                   |
| HCLK = 22.184 MHz                                     | I <sub>DD6</sub>                    | -             | 3.7  | -    | mA   | 5.5V                                       | Х                        | V                     | Х   | Х                   |
| while(1){} Excuted from Flash                         | I <sub>DD7</sub>                    | -             | 6.4  | -    | mA   | 3.3V                                       | Х                        | V                     | Х   | V                   |
|                                                       | $I_{DD8}$                           | -             | 3.6  | -    | mA   | 3.3V                                       | Х                        | V                     | Χ   | Х                   |
| Operating Current                                     | I <sub>DD9</sub>                    | _             | 5.4  | _    | mA   | $V_{DD}$                                   | НХТ                      | HIRC                  | PLL | All digital modules |
| Normal Run Mode                                       |                                     |               |      |      |      | 5.5V                                       | 12 MHz                   | Χ                     | Χ   | V                   |
| HCLK = 12 MHz                                         | I <sub>DD10</sub>                   | -             | 3.6  | -    | mA   | 5.5V                                       | 12 MHz                   | Χ                     | Х   | Х                   |
| while(1){} Excuted from Flash                         | I <sub>DD11</sub>                   | -             | 4.0  | -    | mA   | 3.3V                                       | 12 MHz                   | Х                     | Х   | V                   |
|                                                       | I <sub>DD12</sub>                   | -             | 2.3  | -    | mA   | 3.3V                                       | 12 MHz                   | Х                     | Х   | Х                   |
| Operating Current                                     | I <sub>DD13</sub>                   | -             | 3.3  | -    | mA   | $V_{DD}$                                   | НХТ                      | HIRC                  | PLL | All digital modules |
| Normal Run Mode                                       |                                     |               |      |      |      | 5.5V                                       | 4 MHz                    | Χ                     | Х   | V                   |
| HCLK = 4 MHz                                          | I <sub>DD14</sub>                   | -             | 2.5  | -    | mA   | 5.5V                                       | 4 MHz                    | Χ                     | Х   | Х                   |
| while(1){}<br>Excuted from Flash                      | I <sub>DD15</sub>                   | -             | 2.0  | -    | mA   | 3.3V                                       | 4 MHz                    | Х                     | Х   | V                   |
|                                                       | I <sub>DD16</sub>                   | -             | 1.3  | -    | mA   | 3.3V                                       | 4 MHz                    | Х                     | Х   | Χ                   |



|                                |                     | SI   | PECIF | ICATIO | N    |                     |         |           |           |          |                        |
|--------------------------------|---------------------|------|-------|--------|------|---------------------|---------|-----------|-----------|----------|------------------------|
| PARAMETER                      | SYM.                | MIN. | TYP.  | MAX.   | UNIT |                     |         | TES       | T COND    | ITIONS   |                        |
| Operating Current              | I <sub>DD17</sub>   | _    | 110   | -      | μА   | V <sub>DD</sub>     | HXT     | HIRO      | LIRC      | PLL      | All digital modules    |
| Normal Run Mode                |                     |      |       |        |      | 5.5V                | Х       | Χ         | V         | Х        | V <sup>[4]</sup>       |
| HCLK = 10 kHz                  | I <sub>DD18</sub>   | -    | 105   | -      | μА   | 5.5V                | Х       | Х         | V         | Х        | Х                      |
| while(1){} Excuted from Flash  | I <sub>DD19</sub>   | -    | 92    | -      | μΑ   | 3.3V                | Х       | Х         | V         | Х        | V <sup>[4]</sup>       |
|                                | I <sub>DD20</sub>   | -    | 90    | -      | μА   | 3.3V                | Х       | Х         | V         | Х        | Х                      |
|                                | I <sub>IDLE1</sub>  | -    | 17    | -      | mA   | V <sub>DD</sub>     |         | XT        | HIRC      | PLL      | All digital<br>modules |
| Operating Current              |                     |      |       |        |      | 5.5V                |         | MHz       | Х         | V        | V                      |
| Idle Mode<br>HCLK = 50 MHz     | I <sub>IDLE2</sub>  | -    | 10    | -      | mA   | 5.5V                | -       | MHz       | Х         | V        | Х                      |
| TIOLIX = 00 WIIIZ              | I <sub>IDLE3</sub>  | -    | 15    | -      | mA   | 3.3V                | -       | MHz       | Х         | V        | V                      |
|                                | I <sub>IDLE4</sub>  | -    | 8     | -      | mA   | 3.3V                | 12      | MHz       | Х         | V        | Х                      |
|                                | I <sub>IDLE5</sub>  | -    | 4.5   | -      | mA   | $V_{DD}$            |         | XT        | HIRC      | PLL      | All digital<br>modules |
| Operating Current              |                     |      |       |        |      | 5.5V                |         | X         | V         | Х        | V                      |
| Idle Mode<br>HCLK= 22.1184 MHz | I <sub>IDLE6</sub>  | -    | 1.6   | -      | mA   | 5.5V                | -       | X         | V         | Х        | Х                      |
|                                | I <sub>IDLE7</sub>  | -    | 4.4   | -      | mA   | 3.3V                |         | X         | V         | Х        | V                      |
|                                | I <sub>IDLE8</sub>  | -    | 1.6   | -      | mA   | 3.3V                |         | X         | V         | Х        | Х                      |
|                                | I <sub>IDLE9</sub>  | -    | 4.1   | _      | mA   | $V_{DD}$            | H       | XT        | HIRC      | PLL      | All digital<br>modules |
| Operating Current              |                     |      |       |        |      | 5.5V                | 12      | MHz       | Х         | Х        | V                      |
| Idle Mode                      | I <sub>IDLE10</sub> | -    | 2.4   | -      | mA   | 5.5V                | 12      | MHz       | Х         | Х        | Х                      |
| HCLK = 12 MHz                  | I <sub>IDLE11</sub> | -    | 2.8   | -      | mA   | 3.3V                | 12      | MHz       | Х         | Х        | V                      |
|                                | I <sub>IDLE12</sub> | -    | 1.2   | -      | mA   | 3.3V                | 12      | MHz       | Х         | Х        | Х                      |
|                                | I <sub>IDLE13</sub> | -    | 2.9   | -      | mA   | $V_{DD}$            | H       | XT        | HIRC      | PLL      | All digital modules    |
| Operating Current              |                     |      |       |        |      | 5.5V                | 4 N     | ИHz       | Χ         | Χ        | V                      |
| Idle Mode                      | I <sub>IDLE14</sub> | -    | 2.1   | -      | mA   | 5.5V                | 4 N     | ИHz       | Х         | Х        | Х                      |
| HCLK = 4 MHz                   | I <sub>IDLE15</sub> | -    | 1.6   | -      | mA   | 3.3V                | 4 N     | ИHz       | Х         | Χ        | V                      |
|                                | I <sub>IDLE16</sub> | -    | 0.9   | -      | mA   | 3.3V                | 4 N     | ИHz       | Х         | Χ        | Х                      |
|                                | I <sub>IDLE17</sub> | -    | 106   | -      | μΑ   | $V_{DD}$            | НХТ     | HIRO      | LIRC      | PLL      | All digital modules    |
| Operating Current              |                     |      |       |        |      | 5.5V                | Х       | Х         | V         | Х        | V <sup>[4]</sup>       |
| Idle Mode                      | I <sub>IDLE18</sub> | -    | 104   | -      | μΑ   | 5.5V                | Х       | Х         | V         | Х        | Х                      |
| HCLK = 10 kHz                  | I <sub>IDLE19</sub> | -    | 90    | -      | μА   | 3.3V                | Х       | Х         | V         | Х        | V <sup>[4]</sup>       |
|                                | I <sub>IDLE20</sub> | -    | 89    | -      | μА   | 3.3V                | Х       | Χ         | V         | Х        | Х                      |
| Standby Current                | I <sub>PWD1</sub>   | -    | 10    | -      | μА   | V <sub>DD</sub> = 5 | 5.5V, A | ll oscill | ators and | d analog | blocks turned          |



|                                                                             |                                | SI                     | PECIF | ICATIO                  | N    |                                                                       |  |  |
|-----------------------------------------------------------------------------|--------------------------------|------------------------|-------|-------------------------|------|-----------------------------------------------------------------------|--|--|
| PARAMETER                                                                   | SYM.                           | MIN.                   | TYP.  | MAX.                    | UNIT | TEST CONDITIONS                                                       |  |  |
| Power-down Mode<br>(Deep Sleep Mode)                                        | I <sub>PWD2</sub>              | -                      | 8     | -                       | μА   | $V_{\text{DD}}$ = 3.3V, All oscillators and analog blocks turned off  |  |  |
| Logic 0 Input Current P0/1/2/3/4<br>(Quasi-bidirectional mode)              | I <sub>IL</sub>                | -                      | -65   | -75                     | μА   | $V_{DD} = 5.5V, V_{IN} = 0V$                                          |  |  |
| Logic 1 to 0 Transition Current<br>P0/1/2/3/4 (Quasi-bidirectional<br>mode) | I <sub>TL</sub> <sup>[3]</sup> | -                      | -690  | -750                    | μА   | $V_{DD} = 5.5V, V_{IN} = 2.0V$                                        |  |  |
| Input Leakage Current P0/1/2/3/4                                            | I <sub>LK</sub>                | -1                     | -     | +1                      | μА   | $V_{DD}$ = 5.5V, 0< $V_{IN}$ < $V_{DD}$ Open-drain or input only mode |  |  |
| Input Low Voltage P0/1/2/3/4 (TTL                                           | V <sub>IL1</sub>               | -0.3                   | -     | 0.8                     | V    | $V_{DD} = 4.5V$                                                       |  |  |
| input)                                                                      | V IL1                          | -0.3                   | -     | 0.6                     | V    | $V_{DD} = 2.5V$                                                       |  |  |
| Input High Voltage P0/1/2/3/4 (TTL                                          | $V_{IH1}$                      | 2.0                    | -     | V <sub>DD</sub><br>+0.3 | V    | V <sub>DD</sub> = 5.5V                                                |  |  |
| input)                                                                      | V IH1                          | 1.5                    | -     | V <sub>DD</sub><br>+0.3 | v    | V <sub>DD</sub> =3.0V                                                 |  |  |
| Input Low Voltage XTAL1[*2]                                                 | $V_{IL3}$                      | 0                      | -     | 0.8                     | V    | $V_{DD} = 4.5V$                                                       |  |  |
| Impat Low Voltage XTALT                                                     | V IL3                          | 0                      | -     | 0.4                     | V    | $V_{DD} = 2.5V$                                                       |  |  |
| Input High Voltage XTAL1 <sup>[*2]</sup>                                    | $V_{IH3}$                      | 3.5                    | -     | V <sub>DD</sub><br>+0.3 | V    | $V_{DD} = 5.5V$                                                       |  |  |
| input nigri voltage ATALT                                                   | V IH3                          | 2.4                    | -     | V <sub>DD</sub><br>+0.3 | ľ    | $V_{DD} = 3.0V$                                                       |  |  |
| Negative going threshold (Schmitt input), nRST                              | V <sub>ILS</sub>               | -0.3                   | -     | 0.2<br>V <sub>DD</sub>  | V    | -                                                                     |  |  |
| Positive going threshold (Schmitt input), nRST                              | V <sub>IHS</sub>               | 0.7<br>V <sub>DD</sub> | -     | V <sub>DD</sub><br>+0.3 | V    | -                                                                     |  |  |
| Internal nRST Pin Pull-up Resistor                                          | R <sub>RST</sub>               | 40                     |       | 150                     | kΩ   | -                                                                     |  |  |
| Negative going threshold (Schmitt input), P0/1/2/3/4                        | V <sub>ILS</sub>               | -0.3                   | -     | 0.3<br>V <sub>DD</sub>  | V    | -                                                                     |  |  |
| Positive going threshold (Schmitt input), P0/1/2/3/4                        | V <sub>IHS</sub>               | 0.7<br>V <sub>DD</sub> | -     | V <sub>DD</sub><br>+0.3 | ٧    | -                                                                     |  |  |
|                                                                             | I <sub>SR11</sub>              | -300                   | -420  | -                       | μА   | $V_{DD} = 4.5V, V_{S} = 2.4V$                                         |  |  |
| Source Current P0/1/2/3/4 (Quasibidirectional Mode)                         | I <sub>SR12</sub>              | -50                    | -75   | -                       | μА   | $V_{DD} = 2.7V, V_{S} = 2.2V$                                         |  |  |
|                                                                             | I <sub>SR12</sub>              | -40                    | -67   | -                       | μА   | $V_{DD} = 2.5V, V_{S} = 2.0V$                                         |  |  |
|                                                                             | I <sub>SR21</sub>              | -20                    | -26   | -                       | mA   | V <sub>DD</sub> = 4.5V, V <sub>S</sub> = 2.4V                         |  |  |
| Source Current P0/1/2/3/4 (Push-<br>pull Mode)                              | I <sub>SR22</sub>              | -3                     | -5    | -                       | mA   | $V_{DD} = 2.7V, V_S = 2.2V$                                           |  |  |
| <u> </u>                                                                    | I <sub>SR22</sub>              | -2.5                   | -4.2  | -                       | mA   | V <sub>DD</sub> = 2.5V, V <sub>S</sub> = 2.0V                         |  |  |
| Sink Current P0/1/2/3/4 (Quasi-                                             | I <sub>SK11</sub>              | 10                     | 16    | -                       | mA   | V <sub>DD</sub> = 4.5V, V <sub>S</sub> = 0.45V                        |  |  |
| bidirectional and Push-pull Mode)                                           | I <sub>SK12</sub>              | 6                      | 9     | -                       | mA   | $V_{DD} = 2.7V, V_{S} = 0.45V$                                        |  |  |



| PARAMETER   | SYM.              | SPECIFICATION |      |      |      | TEST CONDITIONS              |  |
|-------------|-------------------|---------------|------|------|------|------------------------------|--|
| FARAIVIETER | _                 | MIN.          | TYP. | MAX. | UNIT | TEST CONDITIONS              |  |
|             | I <sub>SK13</sub> | 5             | 8    | -    | mA   | $V_{DD} = 2.5V, V_S = 0.45V$ |  |

Note 1: nRST pin is a Schmitt trigger input.

Note 2: XTAL1 is a CMOS input.

**Note 3:** Pins of P0, P1, P2, P3 and P4 can source a transition current when they are being externally driven from 1 to 0. In the condition of  $V_{DD} = 5.5 \text{ V}$ , the transition current reaches its maximum value when  $V_{IN}$  approximates to 2 V.

Note 4: Only enable modules which support 10 kHz LIRC clock source.



#### 7.3 AC Electrical Characteristics

#### 7.3.1 External Input Clock



Note: Duty cycle is 50%.

| SYMBOL            | PARAMETER       | CONDITION | MIN. | TYP. | MAX. | UNIT |
|-------------------|-----------------|-----------|------|------|------|------|
| t <sub>CHCX</sub> | Clock High Time | -         | 10   |      | ı    | ns   |
| t <sub>CLCX</sub> | Clock Low Time  | -         | 10   | =    | =    | ns   |
| t <sub>CLCH</sub> | Clock Rise Time | -         | 2    | -    | 15   | ns   |
| t <sub>CHCL</sub> | Clock Fall Time | -         | 2    | -    | 15   | ns   |

### 7.3.2 External 4~24 MHz High Speed Crystal (HXT)

| SYMBOL           | PARAMETER                         | CONDITION                        | MIN. | TYP. | MAX. | UNIT                   |
|------------------|-----------------------------------|----------------------------------|------|------|------|------------------------|
| $V_{HXT}$        | Operation Voltage V <sub>DD</sub> | -                                | 2.5  | -    | 5.5  | ٧                      |
| T <sub>A</sub>   | Temperature                       | -                                | -40  | -    | 85   | $^{\circ}\!\mathbb{C}$ |
|                  | Operating Current                 | 12 MHz at V <sub>DD</sub> = 5V   | -    | 2    | -    | mA                     |
| I <sub>HXT</sub> | Operating Current                 | 12 MHz at V <sub>DD</sub> = 3.3V | -    | 0.8  | -    | mA                     |
| f <sub>HXT</sub> | Clock Frequency                   | -                                | 4    | -    | 24   | MHz                    |

#### 7.3.2.1 Typical Crystal Application Circuits

| CRYSTAL        | C1      | C2      |
|----------------|---------|---------|
| 4 MHz ~ 24 MHz | 10~20pF | 10~20pF |



Figure 7-1 NUC029xAN Typical Crystal Application Circuit

### 7.3.3 Internal 22.1184 MHz High Speed RC Oscillator (HIRC)

| SYMBOL                          | PARAMETER                         | CONDITION                                                                        | MIN. | TYP.    | MAX. | UNIT |
|---------------------------------|-----------------------------------|----------------------------------------------------------------------------------|------|---------|------|------|
| V <sub>HRC</sub> <sup>[1]</sup> | Operation Voltage V <sub>DD</sub> | -                                                                                | 1.62 | 1.8     | 1.98 | V    |
|                                 | Center Frequency                  | -                                                                                | =    | 22.1184 | =    | MHz  |
| f <sub>HRC</sub>                | Calibrated Internal Oscillator    | $T_A = 25 ^{\circ}\text{C}$ , $V_{DD} = 5 \text{V}$                              | -1   | 1       | +1   | %    |
|                                 | Frequency                         | $T_A = -40 \sim 85 ^{\circ}\text{C}$ , $V_{DD} = 2.5 \text{V} \sim 5.5 \text{V}$ | -3   | -       | +3   | %    |
| I <sub>HRC</sub>                | Operation Current                 | $T_A = 25 ^{\circ}\text{C}$ , $V_{DD} = 5 ^{\circ}\text{V}$                      | -    | 800     | -    | uA   |

Note: Operation voltage comes from internal LDO.

nuvoTon

# 7.3.4 Internal 10 kHz Low Speed RC Oscillator (LIRC)

| SYMBOL    | PARAMETER                         | CONDITION                                                                        | MIN. | TYP. | MAX. | UNIT |
|-----------|-----------------------------------|----------------------------------------------------------------------------------|------|------|------|------|
| $V_{LRC}$ | Operation Voltage V <sub>DD</sub> | -                                                                                | 2.5  | -    | 5.5  | V    |
|           |                                   | =                                                                                | 10   | =    | kHz  |      |
| $f_LRC$   |                                   | +10                                                                              | %    |      |      |      |
|           | Frequency                         | $T_A = -40 \sim 85 ^{\circ}\text{C}$ , $V_{DD} = 2.5 \text{V} \sim 5.5 \text{V}$ | -40  | -    | +40  | %    |



# 7.4 Analog Characteristics

# 7.4.1 12-bit SAR ADC Specification

| SYMBOL            | PARAMETER                                                                           | MIN. | TYP.       | MAX.      | UNIT                |
|-------------------|-------------------------------------------------------------------------------------|------|------------|-----------|---------------------|
| -                 | Resolution                                                                          | -    | -          | 12        | Bit                 |
| DNL               | Differential nonlinearity error                                                     | -    | ±1         | -1~4      | LSB                 |
| INL               | Integral nonlinearity error                                                         | -    | ±2         | ±4        | LSB                 |
| Eo                | Offset error                                                                        | -    | 2          | 4         | LSB                 |
| E <sub>G</sub>    | Gain error (Transfer gain)                                                          | -    | -2         | -4        | LSB                 |
| E <sub>A</sub>    | Absolute Error                                                                      | -    | 3          | 4         | LSB                 |
| -                 | Monotonic                                                                           |      | Guaranteed |           |                     |
| F                 | ADC clock frequency (AV <sub>DD</sub> = $4.5V \sim 5.5V$ )                          | -    | -          | 16        | MHz                 |
| F <sub>ADC</sub>  | ADC clock frequency (AV <sub>DD</sub> = $2.5V \sim 5.5V$ )                          | -    | -          | 8         | MHz                 |
| F                 | Sample rate (F <sub>ADO</sub> /T <sub>CONV</sub> ) (AV <sub>DD</sub> = 4.5V ~ 5.5V) | -    | -          | 800       | kSPS                |
| Fs                | Sample rate ( $F_{ADC}/T_{CONV}$ ) ( $AV_{DD} = 2.5V \sim 5.5V$ )                   | -    | -          | 400       | kSPS                |
| T <sub>ACQ</sub>  | Acquisition Time (Sample Stage)                                                     |      | 7          |           | 1/ F <sub>ADC</sub> |
| T <sub>CONV</sub> | Total Conversion Time                                                               |      | 20         |           | 1/ F <sub>ADC</sub> |
| $AV_DD$           | Supply voltage                                                                      | 2.5  | -          | 5.5       | V                   |
| I <sub>DDA</sub>  | Supply current (Avg.) (AV <sub>DD</sub> = 5V)                                       | -    | 2.9        | -         | mA                  |
| V <sub>IN</sub>   | Analog Input voltage                                                                | 0    | -          | $AV_{DD}$ | V                   |
| C <sub>IN</sub>   | Input Capacitance                                                                   | -    | 3.2        | -         | pF                  |
| R <sub>IN</sub>   | Input Load                                                                          | -    | 6          | -         | kΩ                  |

nuvoTon



Note: The INL is the peak difference between the transition point of the steps of the calibrated transfer curve and the ideal transfer curve. A calibrated transfer curve means it has calibrated the offset and gain error from the actual transfer curve.

#### 7.4.2 LDO and Power Management Specification

| SYMBOL         | PARAMETER                     | CONDITION            | MIN. | TYP. | MAX. | UNIT         |
|----------------|-------------------------------|----------------------|------|------|------|--------------|
| $V_{DD}$       | Input Voltage V <sub>DD</sub> | -                    | 2.5  |      | 5.5  | V            |
| $V_{LDO}$      | Output Voltage                | -                    | 1.62 | 1.8  | 1.98 | V            |
| T <sub>A</sub> | Operating Temperature         | -                    | -40  | 25   | 85   | $^{\circ}$ C |
| $C_{LDO}$      | Capacitor                     | $R_{ESR} = 1 \Omega$ | =    | 1    |      | μF           |

Note 1: It is recommended that a 0.1 uF bypass capacitor is connected between V<sub>DD</sub> and the closest V<sub>SS</sub> pin of the device.

Note 2: To ensure power stability, a 1 μF or higher capacitor must be connected between LDO\_CAP pin and the closest V<sub>SS</sub> pin of the device.



### 7.4.3 Low Voltage Reset Specification

| SYMBOL           | PARAMETER                      | CONDITION               | MIN. | TYP. | MAX. | UNIT                   |
|------------------|--------------------------------|-------------------------|------|------|------|------------------------|
| $AV_{DD}$        | Input Voltage AV <sub>DD</sub> | -                       | 0    | -    | 5.5  | V                      |
| T <sub>A</sub>   | Operating Temperature          | -                       | -40  | 25   | 85   | $^{\circ}\!\mathbb{C}$ |
| I <sub>LVR</sub> | Capacitor                      | $AV_{DD} = 5.5 V$       | =    | 1    | 5    | μF                     |
|                  |                                | T <sub>A</sub> = 25 °C  | 1.90 | 2.00 | 2.20 | V                      |
| $V_{LVR}$        | Threshold Voltage              | T <sub>A</sub> = -40 °C | 2.00 | 2.10 | 2.40 | V                      |
|                  |                                | T <sub>A</sub> = 85 °C  | 1.70 | 1.90 | 2.10 | V                      |

### 7.4.4 Brown-out Detector Specification

| SYMBOL           | PARAMETER                      | CONDITION                | MIN. | TYP. | MAX. | UNIT |
|------------------|--------------------------------|--------------------------|------|------|------|------|
| $AV_{DD}$        | Input Voltage AV <sub>DD</sub> | -                        | 0    | -    | 5.5  | V    |
| T <sub>A</sub>   | Operating Temperature          | -                        | -40  | 25   | 85   | °C   |
| I <sub>BOD</sub> | Quiescent Current              | AV <sub>DD</sub> = 5.5 V | -    | -    | 140  | μA   |
|                  |                                | BOD_VL[1:0]=11           | 4.2  | 4.38 | 4.55 | V    |
| V                | Brown-out Voltage              | BOD_VL [1:0]=10          | 3.5  | 3.68 | 3.85 | V    |
| $V_{BOD}$        | (Falling edge)                 | BOD_VL [1:0]=01          | 2.5  | 2.68 | 2.85 | V    |
|                  |                                | BOD_VL [1:0]=00          | 2.0  | 2.18 | 2.35 | V    |
|                  |                                | BOD_VL[1:0]=11           | 4.3  | 4.52 | 4.75 | V    |
| W                | Brown-out Voltage              | BOD_VL [1:0]=10          | 3.5  | 3.8  | 4.05 | V    |
| $V_{BOD}$        | (Rising edge)                  | BOD_VL [1:0]=01          | 2.5  | 2.77 | 3.05 | V    |
|                  |                                | BOD_VL [1:0]=00          | 2.0  | 2.25 | 2.55 | V    |

### 7.4.5 Power-on Reset Specification

| SYMBOL           | PARAMETER                                                                   | CONDITION | MIN.  | TYP. | MAX. | UNIT       |
|------------------|-----------------------------------------------------------------------------|-----------|-------|------|------|------------|
| T <sub>A</sub>   | Operating Temperature                                                       | -         | -40   | 25   | 85   | $^{\circ}$ |
| V <sub>POR</sub> | Reset Voltage                                                               | V+        | -     | 2    | -    | V          |
| $V_{POR}$        | V <sub>DD</sub> Start Voltage to<br>Ensure Power-on Reset                   | -         | -     | -    | 100  | mV         |
| $RR_VDD$         | V <sub>DD</sub> Raising Rate to<br>Ensure Power-on Reset                    | -         | 0.025 | -    | -    | V/ms       |
| t <sub>POR</sub> | Minimum Time for $V_{DD}$<br>Stays at $V_{POR}$ to Ensure<br>Power-on Reset | -         | 0.5   | ı    | -    | ms         |

nuvoTon



Figure 7-2 NUC029xAN Power-up Ramp Condition



### 7.4.6 Temperature Sensor Specification

| SYMBOL            | PARAMETER             | CONDITION             | MIN.  | TYP.  | MAX.  | UNIT         |
|-------------------|-----------------------|-----------------------|-------|-------|-------|--------------|
| $V_{TEMP}^{[1]}$  | Operating Voltage     | -                     | 1.62  | 1.8   | 1.98  | V            |
| T <sub>A</sub>    | Operating Temperature | -                     | -40   | 25    | 85    | $^{\circ}$ C |
| I <sub>TEMP</sub> | Current Consumption   | -                     | -     | 16    | -     | μA           |
| -                 | Gain                  | -                     | -1.65 | -1.75 | -1.85 | mV/℃         |
| -                 | Offset Voltage        | T <sub>A</sub> = 0 °C | 714   | 724   | 734   | mV           |

Note 1: Operation voltage comes from internal LDO.

Note 2: The temperature sensor formula for the output voltage (Vtemp) is as below equation.

 $Vtemp (mV) = Gain (mV/^{\circ}C) x Temperature (^{\circ}C) + Offset (mV)$ 

### 7.4.7 Comparator Specification

| SYMBOL           | PARAMETER                          | CONDITION                                             | MIN. | TYP. | MAX.                  | UNIT                   |
|------------------|------------------------------------|-------------------------------------------------------|------|------|-----------------------|------------------------|
| V <sub>CMP</sub> | Operation Voltage AV <sub>DD</sub> | -                                                     | 2.5  |      | 5.5                   | ٧                      |
| T <sub>A</sub>   | Operation Temperature              | -                                                     | -40  | 25   | 85                    | $^{\circ}\!\mathbb{C}$ |
| I <sub>CMP</sub> | Operation Current                  | $AV_{DD} = 5 V$                                       | -    | 50   | 100                   | μA                     |
| V <sub>OFF</sub> | Input Offset Voltage               | -                                                     | -    | 10   | 20                    | mV                     |
| $V_{SW}$         | Output Swing                       | -                                                     | 0.1  |      | AV <sub>DD</sub> -0.1 | ٧                      |
| V <sub>COM</sub> | Input Common Mode Range            | -                                                     | 0.1  | Ī    | AV <sub>DD</sub> -0.1 | ٧                      |
| -                | DC Gain                            | -                                                     | 40   | 70   | -                     | dB                     |
| $T_{PGD}$        | Propagation Delay                  | $V_{COM} = 1.2 \text{ V},$ $V_{DIFF} = 0.1 \text{ V}$ | -    | 200  | -                     | ns                     |
| V <sub>HYS</sub> | Hysteresis                         | -                                                     | -    | ±20  | ±30                   | mV                     |
| T <sub>STB</sub> | Stable Time                        | -                                                     | -    | -    | 1                     | μs                     |



#### 7.5 Flash DC Electrical Characteristics

| SYMBOL             | PARAMETER         | CONDITION             | MIN. | TYP. | MAX. | UNIT |
|--------------------|-------------------|-----------------------|------|------|------|------|
| $V_{FLA}^{[1]}$    | Operation Voltage | -                     | 1.62 | 1.8  | 1.98 | ٧    |
| $T_RET$            | Data Retention    | T <sub>A</sub> = 25°C | 10   | -    | ,    | year |
| T <sub>ERASE</sub> | Page Erase Time   | -                     |      | 3    |      | ms   |
| $T_{PROG}$         | Program Time      | -                     | =    | 40   |      | μs   |
| I <sub>DD1</sub>   | Read Current      | -                     | =    | 0.25 | -    | ٧    |
| I <sub>DD2</sub>   | Program Current   | -                     | =    | 7    |      | mA   |
| I <sub>DD3</sub>   | Erase Current     | -                     | =    | 20   | -    | mA   |

Note 1: Operation voltage comes from internal LDO.

Note 2: This table is guaranteed by design, not test in production.



### 8 NUC029FAE ELECTRICAL CHARACTERISTICS

### 8.1 Absolute Maximum Ratings

| SYMBOL                                    | PARAMETER                        | MIN.                 | MAX                  | UNIT |
|-------------------------------------------|----------------------------------|----------------------|----------------------|------|
| DC Power Supply                           | V <sub>DD</sub> -V <sub>SS</sub> | -0.3                 | +7.0                 | V    |
| Input Voltage                             | V <sub>IN</sub>                  | V <sub>SS</sub> -0.3 | V <sub>DD</sub> +0.3 | V    |
| Oscillator Frequency                      | 1/t <sub>CLCL</sub>              | 4                    | 24                   | MHz  |
| Operating Temperature                     | T <sub>A</sub>                   | -40                  | +105                 | °C   |
| Storage Temperature                       | T <sub>ST</sub>                  | -55                  | +150                 | °C   |
| Maximum Current into V <sub>DD</sub>      | I <sub>DD</sub>                  | -                    | 120                  | mA   |
| Maximum Current out of V <sub>SS</sub>    | I <sub>SS</sub>                  | -                    | 120                  | mA   |
| Maximum Current sunk by a I/O pin         |                                  | -                    | 35                   | mA   |
| Maximum Current sourced by a I/O pin      | ] .                              | -                    | 35                   | mA   |
| Maximum Current sunk by total I/O pins    | - I <sub>IO</sub>                | -                    | 100                  | mA   |
| Maximum Current sourced by total I/O pins |                                  | -                    | 100                  | mA   |

**Note:** Exposure to conditions beyond those listed under absolute maximum ratings may adversely affects the life and reliability of the device.



### **8.2 DC Electrical Characteristics**

 $(V_{DD}-V_{SS} = 5.5 \text{ V}, T_A = 25^{\circ}\text{C})$ 

| DADAMETED                                             | SPECIFICATION                         |      |      |      |      |                                                                                                     | TT0T 001/DITI01/0 |                        |                     |  |
|-------------------------------------------------------|---------------------------------------|------|------|------|------|-----------------------------------------------------------------------------------------------------|-------------------|------------------------|---------------------|--|
| PARAMETER                                             | SYM.                                  | MIN. | TYP. | MAX. | UNIT |                                                                                                     | TEST              | ONDITIO                | NS                  |  |
| Operation Voltage                                     | $V_{DD}$                              | 2.5  | -    | 5.5  | V    | V <sub>DD</sub> = 2                                                                                 | .5V ~ 5.5V ι      | up to 24 N             | 1Hz                 |  |
| Power Ground                                          | V <sub>SS</sub><br>AV <sub>SS</sub>   | -0.3 | -    | -    | V    |                                                                                                     | -                 |                        |                     |  |
| LDO Output Voltage                                    | $V_{LDO}$                             | 1.62 | 1.8  | 1.98 | V    | V <sub>DD</sub> ≥ 2                                                                                 | 2.5V              |                        |                     |  |
| Dand you Valle we                                     | V                                     | 1.22 | 1.25 | 1.28 | V    | V <sub>DD</sub> = 2                                                                                 | .5 V ~ 5.5 V      | , T <sub>A</sub> = 25° | С                   |  |
| Band-gap Voltage                                      | $V_{BG}$                              | 1.18 | 1.25 | 1.32 | V    | $V_{DD} = 2.5 \text{ V} \sim 5.5 \text{ V},$ $T_{A} = -40^{\circ}\text{C} \sim 105^{\circ}\text{C}$ |                   |                        |                     |  |
| Allowed Voltage Difference for $V_{DD}$ and $AV_{DD}$ | V <sub>DD</sub> -<br>AV <sub>DD</sub> | -0.3 | 0    | 0.3  | V    | -                                                                                                   |                   |                        |                     |  |
| Operating Current                                     | I <sub>DD1</sub>                      | _    | 9.2  | _    | mA   | $V_{DD}$                                                                                            | HXT               | HIRC                   | All digital modules |  |
| Normal Run Mode                                       | יטטי                                  |      | 3.2  |      |      | 5.5V                                                                                                | 24 MHz            | Х                      | V                   |  |
| HCLK = 24 MHz                                         | I <sub>DD2</sub>                      | -    | 7.0  | -    | mA   | 5.5V                                                                                                | 24 MHz            | Х                      | Х                   |  |
| while(1){} Excuted from Flash                         | I <sub>DD3</sub>                      | -    | 7.1  | -    | mA   | 3.3V                                                                                                | 24 MHz            | Х                      | V                   |  |
| Excuted from Flash                                    | I <sub>DD4</sub>                      | -    | 5.0  | -    | mA   | 3.3V                                                                                                | 24 MHz            | Х                      | Х                   |  |
| Operating Current                                     | I <sub>DD5</sub>                      | -    | 6.1  | -    | mA   | $V_{DD}$                                                                                            | НХТ               | HIRC                   | All digital modules |  |
| Normal Run Mode                                       |                                       |      |      |      |      | 5.5V                                                                                                | Х                 | V                      | V                   |  |
| HCLK = 22.184 MHz<br>while(1){}                       | I <sub>DD6</sub>                      | -    | 3.9  | -    | mA   | 5.5V                                                                                                | Х                 | V                      | Х                   |  |
| Excuted from Flash                                    | I <sub>DD7</sub>                      | -    | 6.0  | -    | mA   | 3.3V                                                                                                | Х                 | V                      | V                   |  |
|                                                       | $I_{DD8}$                             | -    | 3.9  | -    | mA   | 3.3V                                                                                                | Х                 | V                      | X                   |  |
| Operating Current                                     | I <sub>DD9</sub>                      | -    | 5.5  | -    | mA   | V <sub>DD</sub>                                                                                     | НХТ               | HIRC                   | All digital modules |  |
| Normal Run Mode                                       |                                       |      |      |      |      | 5.5V                                                                                                | 12 MHz            | X                      | V                   |  |
| HCLK = 12 MHz<br>while(1){}                           | I <sub>DD10</sub>                     | -    | 4.3  | -    | mA   | 5.5V                                                                                                | 12 MHz            | Х                      | X                   |  |
| Excuted from Flash                                    | I <sub>DD11</sub>                     | -    | 3.9  | -    | mA   | 3.3V                                                                                                | 12 MHz            | Х                      | V                   |  |
|                                                       | I <sub>DD12</sub>                     | -    | 2.8  | -    | mA   | 3.3V                                                                                                | 12 MHz            | Х                      | X                   |  |
| Operating Current                                     | I <sub>DD13</sub>                     | -    | 3.2  | -    | mA   | V <sub>DD</sub>                                                                                     | HXT               | HIRC                   | All digital modules |  |
| Normal Run Mode                                       |                                       |      |      |      |      | 5.5V                                                                                                | 4 MHz             | Х                      | V                   |  |
| HCLK = 4 MHz<br>while(1){}                            | I <sub>DD14</sub>                     | -    | 2.8  | -    | mA   | 5.5V                                                                                                | 4 MHz             | Х                      | Х                   |  |
| Excuted from Flash                                    | I <sub>DD15</sub>                     | -    | 1.8  | -    | mA   | 3.3V                                                                                                | 4 MHz             | Х                      | V                   |  |
|                                                       | I <sub>DD16</sub>                     | -    | 1.4  | -    | mA   | 3.3V                                                                                                | 4 MHz             | Χ                      | Х                   |  |



|                                |                     |      | SPECIFIC | CATION |      |                        |                     |            |          |                     |  |
|--------------------------------|---------------------|------|----------|--------|------|------------------------|---------------------|------------|----------|---------------------|--|
| PARAMETER                      | SYM.                | MIN. | TYP.     | MAX.   | UNIT | :                      | TES'                | T CONE     | DITIONS  |                     |  |
| Operating Current              | I <sub>DD17</sub>   | -    | 225      | -      | μА   | V <sub>DD</sub>        | НХТ                 | HIRC       | LIRC     | All digital modules |  |
| Normal Run Mode                |                     |      |          |        |      | 5.5V                   | Х                   | Х          | V        | V <sup>[4]</sup>    |  |
| HCLK = 10 kHz                  | I <sub>DD18</sub>   | -    | 225      | -      | μΑ   | 5.5V                   | Х                   | Х          | V        | Х                   |  |
| while(1){} Excuted from Flash  | I <sub>DD19</sub>   | -    | 200      | -      | μΑ   | 3.3V                   | Х                   | Х          | V        | V <sup>[4]</sup>    |  |
|                                | $I_{DD20}$          | -    | 200      | -      | μА   | 3.3V                   | Х                   | Х          | V        | Х                   |  |
|                                | I <sub>IDLE1</sub>  | -    | 7.1      | -      | mA   | $V_{DD}$               | НХТ                 |            | KC       | All digital modules |  |
| Operating Current              |                     |      |          |        |      | 5.5V                   | 24 MH               | _          | <b>(</b> | V                   |  |
| Idle Mode<br>HCLK = 24 MHz     | I <sub>IDLE2</sub>  | -    | 4.9      | -      | mA   | 5.5V                   | 24MH:               |            | <        | Х                   |  |
|                                | I <sub>IDLE3</sub>  | -    | 5.1      | -      | mA   | 3.3V                   | 24 MH               |            | <b>(</b> | V                   |  |
|                                | I <sub>IDLE4</sub>  | -    | 2.9      | -      | mA   | 3.3V                   | 24 MH               | z )        | <        | Х                   |  |
|                                | I <sub>IDLE5</sub>  | -    | 4.1      | -      | mA   | $V_{DD}$               | V <sub>DD</sub> HXT |            | Α        | All digital modules |  |
| Operating Current              |                     |      |          |        |      | 5.5V                   | X                   | -          | V V      |                     |  |
| Idle Mode<br>HCLK= 22.1184 MHz | I <sub>IDLE6</sub>  | -    | 2.0      | -      | mA   | 5.5V                   | Х                   |            | /        | X                   |  |
|                                | I <sub>IDLE7</sub>  | -    | 4.1      | -      | mA   | 3.3V                   | Х                   |            | /        | V                   |  |
|                                | I <sub>IDLE8</sub>  | -    | 1.9      | -      | mA   | 3.3V                   | Х                   | \          | /        | X                   |  |
|                                | I <sub>IDLE9</sub>  | _    | 4.4      | _      | mA   | $V_{DD}$               | HXT                 | н          | RC       | All digital modules |  |
| Operating Current              |                     |      |          |        |      | 5.5V                   | 12 MH               | z )        | (        | V                   |  |
| Idle Mode                      | I <sub>IDLE10</sub> | -    | 3.3      | -      | mA   | 5.5V                   | 12 MH               | z )        | <        | Χ                   |  |
| HCLK = 12 MHz                  | I <sub>IDLE11</sub> | -    | 2.9      | -      | mA   | 3.3V                   | 12 MH               | z )        | <        | V                   |  |
|                                | I <sub>IDLE12</sub> | -    | 1.8      | -      | mA   | 3.3V                   | 12 MHz X            |            | <        | Χ                   |  |
|                                | I <sub>IDLE13</sub> | -    | 2.9      | -      | mA   | $V_{DD}$               | НХТ                 | н          | RC       | All digital modules |  |
| Operating Current              |                     |      |          |        |      | 5.5V                   | 4 MHz               | <u>z</u> ) | <        | V                   |  |
| Idle Mode                      | I <sub>IDLE14</sub> | -    | 2.5      | -      | mA   | 5.5V                   | 4 MHz               | <u>z</u> ) | <        | Χ                   |  |
| HCLK = 4 MHz                   | I <sub>IDLE15</sub> | -    | 1.5      | -      | mA   | 3.3V                   | 4 MHz               | <u>z</u> ) | <        | V                   |  |
|                                | I <sub>IDLE16</sub> | -    | 1.1      | -      | mA   | 3.3V                   | 4 MHz               | <u>z</u> ) | <        | Х                   |  |
|                                | I <sub>IDLE17</sub> | -    | 225      | -      | μА   | $V_{DD}$               | НХТ                 | HIRC       | LIRC     | All digital modules |  |
| Operating Current              |                     |      |          |        | 1    | 5.5V                   | Х                   | Х          | V        | V <sup>[4]</sup>    |  |
| Idle Mode                      | I <sub>IDLE18</sub> | -    | 225      | -      | μА   | 5.5V                   | Х                   | Х          | V        | Х                   |  |
| HCLK = 10 kHz                  | I <sub>IDLE19</sub> | -    | 200      | -      | μА   | 3.3V                   | Х                   | Х          | V        | V <sup>[4]</sup>    |  |
|                                | I <sub>IDLE20</sub> | -    | 200      | -      | μА   | 3.3V                   | Х                   | Х          | V        | Х                   |  |
| Standby Current                | I <sub>PWD1</sub>   | -    | 10       | -      | μА   | $V_{DD} = 5.$ turned o |                     | scillato   | s and a  | nalog blocks        |  |



|                                                                             |                                |                     | SPECIFIC | CATION               |      |                                                                          |
|-----------------------------------------------------------------------------|--------------------------------|---------------------|----------|----------------------|------|--------------------------------------------------------------------------|
| PARAMETER                                                                   | SYM.                           | MIN.                | TYP.     | MAX.                 | UNIT | TEST CONDITIONS                                                          |
| Power-down Mode<br>(Deep Sleep Mode)                                        | I <sub>PWD2</sub>              | -                   | 9        | -                    | μА   | $V_{\text{DD}}$ = 3.3V, All oscillators and analog blocks turned off     |
| Logic 0 Input Current P0/1/2/3/4<br>(Quasi-bidirectional mode)              | I <sub>IL</sub>                | -                   | -70      | -75                  | μА   | $V_{DD} = 5.5V, V_{IN} = 0V$                                             |
| Logic 1 to 0 Transition Current<br>P0/1/2/3/4 (Quasi-bidirectional<br>mode) | I <sub>TL</sub> <sup>[3]</sup> | -                   | -690     | -750                 | μА   | $V_{DD} = 5.5V, V_{IN} = 2.0V$                                           |
| Input Leakage Current P0/1/2/3/4                                            | I <sub>LK</sub>                | -1                  | ı        | +1                   | μА   | $V_{DD} = 5.5V$ , $0 < V_{IN} < V_{DD}$<br>Open-drain or input only mode |
| Input Low Voltage P0/1/2/3/4 (TTL                                           | V <sub>IL1</sub>               | -0.3                | -        | 0.8                  | V    | $V_{DD} = 4.5V$                                                          |
| input)                                                                      | V IL1                          | -0.3                | -        | 0.6                  | V    | $V_{DD} = 2.5V$                                                          |
| Input High Voltage P0/1/2/3/4 (TTL                                          |                                | 2.0                 | -        | V <sub>DD</sub> +0.3 | V    | $V_{DD} = 5.5V$                                                          |
| input)                                                                      | V <sub>IH1</sub>               | 1.5                 | -        | V <sub>DD</sub> +0.3 |      | V <sub>DD</sub> =3.0V                                                    |
|                                                                             |                                | 0                   | -        | 0.8                  |      | V <sub>DD</sub> = 4.5V                                                   |
| Input Low Voltage XTAL1[*2]                                                 | V <sub>IL3</sub>               | 0                   | -        | 0.4                  | V    | V <sub>DD</sub> = 2.5V                                                   |
| VTAL (*2)                                                                   | .,                             | 3.5                 | -        | V <sub>DD</sub> +0.3 |      | V <sub>DD</sub> = 5.5V                                                   |
| Input High Voltage XTAL1 <sup>[*2]</sup>                                    | V <sub>IH3</sub>               | 2.4                 | =        | V <sub>DD</sub> +0.3 | V    | V <sub>DD</sub> = 3.0V                                                   |
| Negative going threshold (Schmitt input), nRST                              | V <sub>ILS</sub>               | -0.3                | -        | 0.2 V <sub>DD</sub>  | V    | -                                                                        |
| Positive going threshold (Schmitt input), nRST                              | V <sub>IHS</sub>               | 0.7 V <sub>DD</sub> | -        | V <sub>DD</sub> +0.3 | V    | -                                                                        |
| Internal nRST Pin Pull-up Resistor                                          | R <sub>RST</sub>               | 40                  |          | 150                  | kΩ   | V <sub>DD</sub> = 2.5V ~ 5.5V                                            |
| Negative going threshold (Schmitt input), P0/1/2/3/4                        | V <sub>ILS</sub>               | -0.3                | -        | 0.3 V <sub>DD</sub>  | V    | -                                                                        |
| Positive going threshold (Schmitt input), P0/1/2/3/4                        | V <sub>IHS</sub>               | 0.7 V <sub>DD</sub> | -        | V <sub>DD</sub> +0.3 | V    | -                                                                        |
|                                                                             | I <sub>SR11</sub>              | -300                | -400     | -                    | μΑ   | V <sub>DD</sub> = 4.5V, V <sub>S</sub> = 2.4V                            |
| Source Current P0/1/2/3/4 (Quasi-<br>bidirectional Mode)                    | I <sub>SR12</sub>              | -50                 | -80      | -                    | μΑ   | $V_{DD} = 2.7V, V_{S} = 2.2V$                                            |
| ,                                                                           | I <sub>SR12</sub>              | -40                 | -73      | -                    | μΑ   | $V_{DD} = 2.5V, V_{S} = 2.0V$                                            |
|                                                                             | I <sub>SR21</sub>              | -20                 | -26      | -                    | mA   | $V_{DD} = 4.5V, V_{S} = 2.4V$                                            |
| Source Current P0/1/2/3/4 (Push-pull Mode)                                  | I <sub>SR22</sub>              | -3                  | -5       | -                    | mA   | $V_{DD} = 2.7V, V_{S} = 2.2V$                                            |
|                                                                             | I <sub>SR22</sub>              | -2.5                | -5       | -                    | mA   | $V_{DD} = 2.5V, V_{S} = 2.0V$                                            |
|                                                                             | I <sub>SK11</sub>              | 10                  | 15       | -                    | mA   | $V_{DD} = 4.5V, V_{S} = 0.45V$                                           |
| Sink Current P0/1/2/3/4 (Quasi-<br>bidirectional and Push-pull Mode)        | I <sub>SK12</sub>              | 6                   | 9        | -                    | mA   | $V_{DD} = 2.7V, V_S = 0.45V$                                             |
| bidirectional and Push-pull Mode)                                           | I <sub>SK13</sub>              | 5                   | 8        | -                    | mA   | $V_{DD} = 2.5V, V_{S} = 0.45V$                                           |

Note 1: nRST pin is a Schmitt trigger input.

Note 2: XTAL1 is a CMOS input.



**Note 3:** Pins of P0, P1, P2, P3 and P4 can source a transition current when they are being externally driven from 1 to 0. In the condition of  $V_{DD} = 5.5 \text{ V}$ , the transition current reaches its maximum value when  $V_{IN}$  approximates to 2 V.

Note 4: Only enable modules which support 10 kHz LIRC clock source.



#### 8.3 AC Electrical Characteristics

#### 8.3.1 External Input Clock



Note: Duty cycle is 50%.

| SYMBOL            | PARAMETER       | CONDITION | MIN. | TYP. | MAX. | UNIT |
|-------------------|-----------------|-----------|------|------|------|------|
| t <sub>CHCX</sub> | Clock High Time | -         | 10   |      | ı    | ns   |
| t <sub>CLCX</sub> | Clock Low Time  | -         | 10   | =    | =    | ns   |
| t <sub>CLCH</sub> | Clock Rise Time | -         | 2    | -    | 15   | ns   |
| t <sub>CHCL</sub> | Clock Fall Time | -         | 2    | -    | 15   | ns   |

### 8.3.2 External 4~24 MHz High Speed Crystal (HXT)

| SYMBOL           | PARAMETER                         | CONDITION                        | MIN. | TYP. | MAX. | UNIT                   |
|------------------|-----------------------------------|----------------------------------|------|------|------|------------------------|
| $V_{HXT}$        | Operation Voltage V <sub>DD</sub> | -                                | 2.5  | -    | 5.5  | V                      |
| T <sub>A</sub>   | Temperature                       | -                                | -40  | -    | 105  | $^{\circ}\!\mathbb{C}$ |
| _                | Operating Current                 | 12 MHz at V <sub>DD</sub> = 5V   | =    | 2.5  | =    | mA                     |
| I <sub>HXT</sub> |                                   | 12 MHz at V <sub>DD</sub> = 3.3V | =    | 1.0  | =    | mA                     |
| f <sub>HXT</sub> | Clock Frequency                   | -                                | 4    | -    | 24   | MHz                    |

#### 8.3.2.1 Typical Crystal Application Circuits

| CRYSTAL        | C1      | C2      |
|----------------|---------|---------|
| 4 MHz ~ 24 MHz | 10~20pF | 10~20pF |



Figure 8-1 NUC029FAE Typical Crystal Application Circuit

# 8.3.3 Internal 22.1184 MHz High Speed RC Oscillator (HIRC)

| SYMBOL                          | PARAMETER                                   | CONDITION                                                                           | MIN. | TYP.    | MAX. | UNIT |
|---------------------------------|---------------------------------------------|-------------------------------------------------------------------------------------|------|---------|------|------|
| V <sub>HRC</sub> <sup>[1]</sup> | Operation Voltage V <sub>DD</sub>           | -                                                                                   | 1.62 | 1.8     | 1.98 | V    |
|                                 | Center Frequency                            | -                                                                                   | =    | 22.1184 | =    | MHz  |
| f <sub>HRC</sub>                | Calibrated Internal Oscillator<br>Frequency | $T_A = 25 ^{\circ}\text{C}$ , $V_{DD} = 5 \text{V}$                                 | -1   | -       | +1   | %    |
|                                 |                                             | $T_A = -40 \sim 105 ^{\circ}\text{C}$ , $V_{DD} = 2.5  \text{V} \sim 5.5  \text{V}$ | -3   | -       | +3   | %    |
| I <sub>HRC</sub>                | Operation Current                           | $T_A = 25 ^{\circ}\text{C}$ , $V_{DD} = 5 ^{\circ}\text{V}$                         | -    | 700     | -    | uA   |

Note: Operation voltage comes from internal LDO.

nuvoTon





# 8.3.4 Internal 10 kHz Low Speed RC Oscillator (LIRC)

| SYMBOL           | PARAMETER                                   | CONDITION                                                                           | MIN. | TYP. | MAX. | UNIT |
|------------------|---------------------------------------------|-------------------------------------------------------------------------------------|------|------|------|------|
| $V_{LRC}$        | Operation Voltage V <sub>DD</sub>           | -                                                                                   | 2.5  | -    | 5.5  | V    |
|                  | Center Frequency                            | -                                                                                   | =    | 10   | =    | kHz  |
| f <sub>LRC</sub> | Calibrated Internal Oscillator<br>Frequency | $T_{A} = 25 ^{\circ}\text{C},$ $V_{DD} = 2.5 \text{V} \sim 5.5 \text{V}$            | -10  | 1    | +10  | %    |
|                  |                                             | $T_A = -40 \sim 105 ^{\circ}\text{C}$ , $V_{DD} = 2.5  \text{V} \sim 5.5  \text{V}$ | -40  | -    | +40  | %    |



# 8.4 Analog Characteristics

#### 8.4.1 10-bit SAR ADC Specification

| SYMBOL            | PARAMETER                                                                           | MIN.       | TYP.                | MAX.      | UNIT                |
|-------------------|-------------------------------------------------------------------------------------|------------|---------------------|-----------|---------------------|
| -                 | Resolution                                                                          | -          | -                   | 10        | Bit                 |
| DNL               | Differential nonlinearity error                                                     |            | -1~1.5              | -1~2.5    | LSB                 |
| INL               | Integral nonlinearity error                                                         | -          | ±1                  | ±2        | LSB                 |
| Eo                | Offset error                                                                        | -          | 1                   | 2         | LSB                 |
| E <sub>G</sub>    | Gain error (Transfer gain)                                                          | -          | -1                  | -3        | LSB                 |
| E <sub>A</sub>    | Absolute Error                                                                      | -          | 3                   | 4         | LSB                 |
| -                 | Monotonic                                                                           | Guaranteed |                     |           |                     |
| _                 | ADC clock frequency (AV <sub>DD</sub> = 4.5V ~ 5.5V)                                | -          | -                   | 4.2       | MHz                 |
| F <sub>ADC</sub>  | ADC clock frequency (AV <sub>DD</sub> = 2.5V ~ 5.5V)                                | -          | -                   | 2.8       | MHz                 |
| _                 | Sample rate (F <sub>ADC</sub> /T <sub>CONV</sub> ) (AV <sub>DD</sub> = 4.5V ~ 5.5V) | -          | -                   | 300       | kSPS                |
| Fs                | Sample rate (F <sub>ADC</sub> /T <sub>CONV</sub> ) (AV <sub>DD</sub> = 2.5V ~ 5.5V) | -          | -                   | 200       | kSPS                |
| T <sub>ACQ</sub>  | Acquisition Time (Sample Stage)                                                     |            | N+1 <sup>[2]</sup>  |           | 1/ F <sub>ADC</sub> |
| T <sub>CONV</sub> | Total Conversion Time                                                               |            | N+14 <sup>[2]</sup> |           | 1/ F <sub>ADC</sub> |
| AV <sub>DD</sub>  | Supply voltage                                                                      | 2.5        | -                   | 5.5       | V                   |
| I <sub>DDA</sub>  | Supply current (Avg.) (AV <sub>DD</sub> = 5.5V)                                     | -          | 600                 | -         | μΑ                  |
| V <sub>IN</sub>   | Analog Input voltage                                                                | 0          | -                   | $AV_{DD}$ | V                   |
| C <sub>IN</sub>   | Input Capacitance                                                                   | -          | 3.2                 | -         | pF                  |
| R <sub>IN</sub>   | Input Load                                                                          | -          | 6                   | -         | kΩ                  |

Note 1: ADC voltage reference is same with AV<sub>DD</sub>.

**Note 2:** N is sampling counter, N=0, 1, 2, 4, 8, 16, 32, 4, 128, 256, 1024.

nuvoTon



**Note:** The INL is the peak difference between the transition point of the steps of the calibrated transfer curve and the ideal transfer curve. A calibrated transfer curve means it has calibrated the offset and gain error from the actual transfer curve.

#### 8.4.2 LDO and Power Management Specification

| SYMBOL         | PARAMETER                     | CONDITION | MIN. | TYP. | MAX. | UNIT                   |
|----------------|-------------------------------|-----------|------|------|------|------------------------|
| $V_{DD}$       | Input Voltage V <sub>DD</sub> | -         | 2.5  |      | 5.5  | V                      |
| $V_{LDO}$      | Output Voltage                | -         | 1.62 | 1.8  | 1.98 | V                      |
| T <sub>A</sub> | Operating Temperature         | -         | -40  | 25   | 105  | $^{\circ}\!\mathbb{C}$ |

Note: It is recommended that a 0.1 uF bypass capacitor is connected between V<sub>DD</sub> and the closest V<sub>SS</sub> pin of the device.



### 8.4.3 Low Voltage Reset Specification

| SYMBOL           | PARAMETER                      | CONDITION               | MIN. | TYP. | MAX. | UNIT       |
|------------------|--------------------------------|-------------------------|------|------|------|------------|
| $AV_{DD}$        | Input Voltage AV <sub>DD</sub> | -                       | 2.5  | ı    | 5.5  | V          |
| T <sub>A</sub>   | Operating Temperature          | -                       | -40  | 25   | 105  | $^{\circ}$ |
| I <sub>LVR</sub> | Capacitor                      | $AV_{DD} = 5.5 V$       | =    | 1    | 5    | μF         |
|                  |                                | T <sub>A</sub> = 25 °C  | 1.90 | 2.00 | 2.10 | V          |
| $V_{LVR}$        | Threshold Voltage              | T <sub>A</sub> = -40 °C | 1.70 | 1.90 | 2.05 | V          |
|                  |                                | T <sub>A</sub> = 105 °C | 2.00 | 2.20 | 2.45 | V          |

#### 8.4.4 Brown-out Detector Specification

| SYMBOL           | PARAMETER                        | CONDITION                | MIN. | TYP. | MAX. | UNIT                 |
|------------------|----------------------------------|--------------------------|------|------|------|----------------------|
| $AV_{DD}$        | Input Voltage AV <sub>DD</sub>   | -                        | 2.5  | =    | 5.5  | ٧                    |
| T <sub>A</sub>   | Operating Temperature            | -                        | -40  | 25   | 105  | $^{\circ}\mathbb{C}$ |
| I <sub>BOD</sub> | Quiescent Current                | AV <sub>DD</sub> = 5.5 V | -    | =    | 140  | μA                   |
|                  | Brown-out Voltage (Falling edge) | BOD_VL[1:0]=11           | 4.2  | 4.38 | 4.55 | ٧                    |
| V                |                                  | BOD_VL [1:0]=10          | 3.5  | 3.68 | 3.85 | V                    |
| V BOD            |                                  | BOD_VL [1:0]=01          | 2.5  | 2.68 | 2.85 | ٧                    |
|                  |                                  | BOD_VL [1:0]=00          | 2.0  | 2.18 | 2.35 | V                    |
|                  | Brown-out Voltage BC             | BOD_VL[1:0]=11           | 4.3  | 4.52 | 4.75 | V                    |
| $V_{BOD}$        |                                  | BOD_VL [1:0]=10          | 3.5  | 3.8  | 4.05 | ٧                    |
|                  | (Rising edge)                    | BOD_VL [1:0]=01          | 2.5  | 2.77 | 3.05 | ٧                    |
|                  |                                  | BOD_VL [1:0]=00          | 2.0  | 2.25 | 2.55 | ٧                    |

### 8.4.5 Power-on Reset Specification

| SYMBOL           | PARAMETER                                                                                 | CONDITION | MIN.  | TYP. | MAX. | UNIT       |
|------------------|-------------------------------------------------------------------------------------------|-----------|-------|------|------|------------|
| T <sub>A</sub>   | Operating Temperature                                                                     | -         | -40   | 25   | 85   | $^{\circ}$ |
| $V_{POR}$        | Reset Voltage                                                                             | V+        | 1.6   | 2    | 2.4  | V          |
| $V_{POR}$        | V <sub>DD</sub> Start Voltage to<br>Ensure Power-on Reset                                 | -         | -     | -    | 100  | mV         |
| $RR_VDD$         | $V_{\text{DD}}$ Raising Rate to Ensure Power-on Reset                                     | -         | 0.025 | -    | -    | V/ms       |
| t <sub>POR</sub> | Minimum Time for V <sub>DD</sub><br>Stays at V <sub>POR</sub> to Ensure<br>Power-on Reset | -         | 0.5   | ı    | -    | ms         |

nuvoTon



Figure 8-2 NUC029xAN Power-up Ramp Condition



# 8.4.6 Comparator Specification

| SYMBOL           | PARAMETER                          | CONDITION                                             | MIN. | TYP. | MAX.                  | UNIT         |
|------------------|------------------------------------|-------------------------------------------------------|------|------|-----------------------|--------------|
| $V_{CMP}$        | Operation Voltage AV <sub>DD</sub> | -                                                     | 2.5  | -    | 5.5                   | V            |
| T <sub>A</sub>   | Operation Temperature              | -                                                     | -40  | 25   | 105                   | $^{\circ}$ C |
| I <sub>CMP</sub> | Operation Current                  | $AV_{DD} = 5 V$                                       | -    | 40   | 80                    | μA           |
| V <sub>OFF</sub> | Input Offset Voltage               | -                                                     | -    | 10   | 20                    | mV           |
| $V_{SW}$         | Output Swing                       | -                                                     | 0.1  | -    | AV <sub>DD</sub> -0.1 | V            |
| V <sub>COM</sub> | Input Common Mode Range            | -                                                     | 0.1  | -    | AV <sub>DD</sub> -0.1 | V            |
| -                | DC Gain                            | -                                                     | 40   | 70   | =                     | dB           |
| $T_{PGD}$        | Propagation Delay                  | $V_{COM} = 1.2 \text{ V},$ $V_{DIFF} = 0.1 \text{ V}$ | -    | 200  | -                     | ns           |
| V <sub>HYS</sub> | Hysteresis                         | V <sub>COM</sub> = 1.2 V                              |      | ±30  | ±60                   | mV           |
| T <sub>STB</sub> | Stable Time                        | -                                                     | -    | -    | 1                     | μs           |



### 8.5 Flash DC Electrical Characteristics

| SYMBOL             | PARAMETER         | CONDITION             | MIN.   | TYP. | MAX. | UNIT                  |
|--------------------|-------------------|-----------------------|--------|------|------|-----------------------|
| $V_{FLA}^{[1]}$    | Operation Voltage | -                     | 1.62   | 1.8  | 1.98 | ٧                     |
| N <sub>ENDUR</sub> | Endurance         | -                     | 20,000 | -    | -    | cycles <sup>[2]</sup> |
| T <sub>RET</sub>   | Data Retention    | T <sub>A</sub> = 25°C | 10     | -    | -    | year                  |
| T <sub>ERASE</sub> | Page Erase Time   | -                     | =      | 3    | -    | ms                    |
| $T_{PROG}$         | Program Time      | -                     | =      | 40   | -    | μs                    |
| I <sub>DD1</sub>   | Read Current      | -                     | =      | 0.25 | -    | ٧                     |
| I <sub>DD2</sub>   | Program Current   | -                     | =      | 7    | -    | mA                    |
| I <sub>DD3</sub>   | Erase Current     | -                     | =      | 20   | -    | mA                    |

Note 1: Operation voltage comes from internal LDO.

Note 2: Number of program/erase cycles.

Note 3: This table is guaranteed by design, not test in production.



#### 9 PACKAGE DIMENSIONS

# 9.1 48-pin LQFP (7x7x1.4 mm footprint 2.0 mm)





# 9.2 33-pin QFN (4x4x0.75 mm footprint 1.0 mm)





# 9.3 20-pin TSSOP (6.5x4.4x1.2 mm footprint 2.0 mm)





# **10 REVISION HISTORY**

| Date       | Revision | Description                                                                                                        |  |  |
|------------|----------|--------------------------------------------------------------------------------------------------------------------|--|--|
| 2014.05.19 | 1.00     | Preliminary version.                                                                                               |  |  |
| 2014.08.26 | 1.01     | <ol> <li>Modified Figure 4-1 NuMicro™ NUC029 Series Selection<br/>Code.</li> </ol>                                 |  |  |
|            |          | <ol> <li>Changed the order of Chapter 5 FUNCTIONAL<br/>DESCRIPTION.</li> </ol>                                     |  |  |
|            | 1.02     | <ol><li>Fixed typos and obscure description.</li></ol>                                                             |  |  |
|            |          | 3. Added Chapter 5.2.5 Whole System Memory Mapping.                                                                |  |  |
| 2015.05.18 |          | <ol> <li>Fixed the description about Frequency Divider Output of<br/>NUC029xAN series in Chapter 5.3.4.</li> </ol> |  |  |
| 2013.03.10 |          | 5. Added clock switching note in Chapter 5.3 and 5.4.                                                              |  |  |
|            |          | <ol> <li>Removed description about ACMP output inverse function<br/>available on NUC029xAN series.</li> </ol>      |  |  |
|            |          | 7. Modified NUC029xDN LVR and BOD specification.                                                                   |  |  |
|            |          | <ol> <li>Updated 33-pin QFN (4x4) package dimension in Chapter<br/>9.2.</li> </ol>                                 |  |  |



#### **Important Notice**

Nuvoton Products are neither intended nor warranted for usage in systems or equipment, any malfunction or failure of which may cause loss of human life, bodily injury or severe property damage. Such applications are deemed, "Insecure Usage".

Insecure usage includes, but is not limited to: equipment for surgical implementation, atomic energy control instruments, airplane or spaceship instruments, the control or operation of dynamic, brake or safety systems designed for vehicular use, traffic signal instruments, all types of safety devices, and other applications intended to support or sustain life.

All Insecure Usage shall be made at customer's risk, and in the event that third parties lay claims to Nuvoton as a result of customer's Insecure Usage, customer shall indemnify the damages and liabilities thus incurred by Nuvoton.

Please note that all data and specifications are subject to change without notice.

All the trademarks of products and companies mentioned in this datasheet belong to their respective owners