# Universidad de Costa Rica

Facultad de Ingeniería Escuela de Ingeniería Eléctrica IE-0624 –Laboratorio de Microcontroladores II ciclo 2023

Laboratorio 4

STM32: GPIO, ADC, comunicaciones, Iot

Sofía Villalta Jinesta B88565 Elias Alvarado Vargas B80372 Profesor: Marco Villalta Fallas

29 de Octubre de 2023

# Índice

| 1.         | Resumen                                              | 1  |
|------------|------------------------------------------------------|----|
| 2.         | Nota Teórica                                         | 1  |
|            | 2.1. Microcontrolador STM32F427                      | 1  |
|            | 2.2. Lista de Componentes                            | 4  |
|            | 2.3. Otros componentes electrónicos adicionales      | 4  |
|            | 2.4. Diseño del Circuito                             |    |
|            | 2.4.1. Diseño de divisor de tensión                  |    |
|            | 2.5. Implementación del giroscopio                   |    |
|            | 2.6. Implementación de lectura de tensión de batería |    |
|            | 2.7. Implementación de la UART y thingsboard         |    |
| 3.         | Análisis de Resultados                               | 11 |
|            | 3.1. Desarrollo del programa                         |    |
|            | 3.2. Repositorio Git                                 |    |
| 4.         | Conclusiones y Recomendaciones                       | 16 |
| <b>5</b> . | Apéndice                                             | 17 |

# Índice de figuras

| 1.  | Pines del microcontrolador. Recuperado de [1]               |
|-----|-------------------------------------------------------------|
| 2.  | Diagrama de bloques. Recuperado de [1]                      |
| 3.  | Placa STM32F429 Discovery Kit. Recuperado de [2]            |
| 4.  | Diseño de circuito con potenciómetro y regulador de tensión |
| 5.  | Circuito implementado con microcontrolador                  |
| 6.  | Pantalla mostrando el giroscopio                            |
| 7.  | Pantalla mostrando el valor de la batería y sismógrafo      |
| 8.  | Led de alarma por batería baja                              |
| 9.  | Diagrama del código implementado                            |
| 10. | Resultados en Dashboard para batería y giroscopio           |
| 11  | Parnadao de led verde al iniciar la transmisión serial      |

| Ind | lice | de | tab | lac |
|-----|------|----|-----|-----|

#### 1. Resumen

En este tercer laboratorio se busca desarrollar un sismógrafo digital para registrar y estudiar las oscilaciones en el edificio de la Escuela de Ingeniería Eléctrica, entonces se utiliza una placa STM32F429 Discovery kit y la biblioteca libopencm3, además de un botón para habilitar o deshabilitar comunicaciones por USART/USB, seguidamente un led que debe parpadear indicando la habilitación de la transmisión y recepción de datos por el periférico USART/USB. Como parte del funcionamiento es capaz de leer los ejes del giroscopio (X, Y, Z), además de leer el nivel de la batería cuyo rango es de [0,9]V, en el caso de estar cerca del límite mínimo de operación del microcontrolador de 7 V debe encender un led de alarma parpadeante y enviar la notificación de batería baja al dashboard de thingsborad, por lo que se despliega en la pantalla LCD el nivel de batería, los valores de los ejes X, Y, Z y por último se crea un script de python que envía la información del giroscopio y nivel de batería para ser desplegados en la plataforma lot thingsboard.

### 2. Nota Teórica

En la presente sección, se muestra el microcontrolador utilizado, además de los componentes y periféricos usados, con el diseño del circuito final.

#### 2.1. Microcontrolador STM32F427

El STM32F427 es un tipo de microcontrolador y es desarrollado por STMElectronics, además cuenta con un núcleo Arm Cortex M4 CPU de 32 bits, tiene una memoria flash de 2 MB, funciona a una frecuencia de 180 MHz [1]. La alimentación tiene un rango de valores entre 1.7 V a los 3.6 V, posee también una memoria SRAM de 254 KB y un controlador de memoria externa flexible con memoria de datos de hasta 32 bits, el digrama de pines que conforma este microcontrolador se muestra en la siguiente Figura 3



Figura 1: Pines del microcontrolador. Recuperado de [1]



Figura 2: Diagrama de bloques. Recuperado de [1]

Continuando con la placa STM32F429 Discovery Kit, lo utiliza el MCU STM32 con el objetivo de brindar un tipo de dispositivo que logre desarrollar aplicaciones con una gran cantidad de periféricos[2]. La placa es la siguiente:



Figura 3: Placa STM32F429 Discovery Kit. Recuperado de [2]

Algunos periféricos que vienen incorporados a la tarjeta son los siguientes:

- Dos botones
- SDRAM de 64 Mbits
- 6 LEDs
- Encabezado de extensión para E/S LQFP144 para una conexión rápida a la placa de creación de prototipos
- MCU STM32
- Con la placa una alimentación que puede tener la opción de ser una alimentación externa de 3V o 5V o a través de un bus USB.
- L3GD20, sensor de movimiento
- USB OTG con conector micro-AB

#### Giroscopio

El L3GD20 representa un sensor de velocidad angular de tres ejes que cuenta con un bajo consumo de energía, tiene un elemento de detección y una interfaz IC que es capaz de proporcionar la tasa angular que se mide a lo externo con la interfaz serial I2C/SPI [2]. Entonces el MCU STM32 se encarga de controlar el sensor mencionado anteriormente a través de la interfaz SPI.

#### Pantalla LCD

Este kit del microcontrolador incluye una pantalla LCD de tamaño 2.4 pulgadas con tecnología LCD TFT y con una resolución QVGA de 240x320 pixeles[2].

#### 2.2. Lista de Componentes

Tabla 1: Tabla 1: Lista de Componentes

| Componente       | Tipo                    | Cantidad | Precio por unidad | Lugar    |  |
|------------------|-------------------------|----------|-------------------|----------|--|
| Potenciómetro    | $10~\mathrm{k}\Omega$   | 1        | C350              | Steren   |  |
| Resistencia      | $10~\mathrm{k}\Omega$   | 1        | \$0,05            | Microjpm |  |
| Resitencia       | $18~\mathrm{k}\Omega$   | 1        | \$0,05            | Microjpm |  |
| Batería          | 9 V                     | 1        | C2.300            | Steren   |  |
| Microcontrolador | STM32F429 Discovery Kit | 1        | C42 515           | Amazon   |  |

#### 2.3. Otros componentes electrónicos adicionales

• Resistores: Es un elemento que produce una resistencia al paso de corriente eléctrica, por lo que se puede determinar el paso de corriente si se conoce el valor de la tensión y de la resistencia, aplicando ley de ohm [3].

#### 2.4. Diseño del Circuito

En relación al diseño del circuito primero se menciona la sección de hardware diseñada, primeramente se considera como entrada valores de tensión que pueden variar entre 0 a 9 V dependiendo de la carga de la batería, por lo que se implementó un divisor de tensión para lograr bajar los niveles de tensión a los aceptables para el microcontrolador STM32429i [0,3.3] V, también se utilizó un potenciómetro para poder simular el comportamiento de la batería al descargarse, se utilizó el giroscopio para leer el ángulo de inclinación en x,y y z para después mostrarlo a través de la pantalla lcd junto con la lectura de tensión de la batería. Después se implementó la comunicación serial a través de la UART para transmitir los valores leídos a la plataforma de thingsboard.

#### 2.4.1. Diseño de divisor de tensión

Para el diseño de el divisor de tensión se implementó la siguiente ecuación para tener un Vout de 3.3 V como máximo:

Dada la ecuación del divisor de tensión:

$$V_{out} = V_{in} \times \frac{R_2}{R_1 + R_2} \tag{1}$$

Si  $V_{in}=9V,\ V_{out}=3.3V,\ y\ R_2=10k\Omega,$  podemos sustituir estos valores en la ecuación:

$$3.3 = 9 \times \frac{10k}{R_1 + 10k} \tag{2}$$

Multiplicando ambos lados por  $R_1 + 10k$ :

$$3.3(R_1 + 10k) = 9 \times 10k \tag{3}$$

Expandiendo y simplificando:

$$3.3R_1 + 33k = 90k \tag{4}$$

Restando 33k de ambos lados:

$$3.3R_1 = 57k (5)$$

Dividimos por 3.3 para despejar  $R_1$ :

$$R_1 \approx 17,27k\Omega \tag{6}$$

Por lo que el valor de R2 se decidó que fuera de 18k. El diseño planteado se puede observar en la figura 4 donde se puede observar que con la simulación se obtiene la tensión deseada.



Figura 4: Diseño de circuito con potenciómetro y regulador de tensión

Ya con esta etapa diseñada se conectó el microcontrolador al circuito, como se puede observar en la figura 5:



Figura 5: Circuito implementado con microcontrolador

# 2.5. Implementación del giroscopio

Para el manejo del giroscopio se utilizaron funciones del ejemplo gyr\_spi. El código implementado se puede observar a continuación:

```
#include "gyr_spi.c"
           #include "gyr_spi.h"
           x = gyr_readX();
           y = gyr_readY();
           z = gyr_readZ();
           sprintf(lcd_out, "X: %.2f", (float)x/100);
           gfx_setCursor(15, 36);
           gfx_puts(lcd_out);
9
           sprintf(lcd_out, "Y: %.2f", (float)y/100);
           gfx_setCursor(15, 90);
11
           gfx_puts(lcd_out);
sprintf(lcd_out, "Z: %.2f", (float)z/100);
13
           gfx_setCursor(15, 144);
14
           gfx_puts(lcd_out);
```

Se decidieron manejar los valores en decimales, los resultados de esta implementación se pueden observar a la continuación:



Figura 6: Pantalla mostrando el giroscopio

# 2.6. Implementación de lectura de tensión de batería

Para la lectura de la batería se conectó la salida del divisor de tensión al puerto PA7 del microcontrolador, esto debido a que en la hoja de datos de establece que es un pin válido para usar el ADC se hace una conversión para poder mostrar en pantalla el valor original de la batería antes de pasar por el divisor de tensión. El código implementado se muestra a continuación:

```
1 #define VREF 3.3 f
  #define ADC_MAX_VALUE 4095.0 f
  #define CONVERSION_FACTOR 2.703 f
  #define NUM_SAMPLES 100
  #define BATTERY_THRESHOLD 7.5 f
  #define LED_BLINK_INTERVAL 100000 //medio segundo
  float battery_voltage;
  static uint16_t read_adc_naiive(uint8_t channel) {
10
      uint8_t channel_array [16];
11
      channel_array[0] = channel;
12
      adc_set_regular_sequence(ADC1, 1, channel_array);
13
      adc_start_conversion_regular (ADC1);
14
      while (!adc_eoc(ADC1));
15
      return adc_read_regular(ADC1);
16
17
18
```

```
uint16_t read_adc_average(uint8_t channel) {
      uint32_t sum = 0;
      for (int i = 0; i < NUM.SAMPLES; i++) {
21
          sum += read_adc_native(channel);
22
23
      return sum / NUM.SAMPLES;
24
25
26
  float adc_to_voltage(uint16_t adc_value) {
      float voltage = (adc_value / ADC_MAX_VALUE) * VREF;
      return voltage * CONVERSION.FACTOR;
29
30
31
  void adc_setup(void) {
32
      rcc_periph_clock_enable (RCC_ADC1);
33
      gpio_mode_setup(GPIOA, GPIO_MODE_ANALOG, GPIO_PUPD_NONE, GPIO7);
      adc_power_off(ADC1);
      adc_enable_scan_mode(ADC1);
36
      adc_set_continuous_conversion_mode(ADC1);
      adc_disable_external_trigger_regular (ADC1);
38
      adc_set_right_aligned (ADC1);
      adc_set_sample_time_on_all_channels(ADC1, ADC_SMPR_SMP_28CYC);
40
      adc_power_on (ADC1);
41
42
43
44
```

Después de implementar esto en el código los resultados de esta implementación fueron los siguientes:



Figura 7: Pantalla mostrando el valor de la batería y sismógrafo

Para la parte del led de emergencia en el caso de batería mayor a 7v. Se configuró para que el led que parpadeara fuera el led rojo asociado al pin de PG14, como se puede observar a

continuación:

```
void gpio_setup_for_ledR(void) {
    rcc_periph_clock_enable(RCC_GPIOG);
    gpio_mode_setup(GPIOG, GPIO_MODE_OUTPUT, GPIO_PUPD_NONE, GPIO14);
}
```

En la función principal se implementó el siguiente código, que está basado en el ejemplo de miniblink:

```
if (battery_voltage < 7.0 f) {
    gpio_toggle(GPIOG, GPIO14); // Hace que el LED parpadee
    for (int i = 0; i < LED_BLINK_INTERVAL; i++) {
        __asm__("nop");
    }
} else {
    gpio_clear(GPIOG, GPIO14); // Apaga el LED
}</pre>
```



Figura 8: Led de alarma por batería baja

## 2.7. Implementación de la UART y thingsboard

Para esta parte se implementó la transmisión serial a través de la UART, utilizando el botón, que de acuerdo con la hoja del fabricante está conectado al pin PA0 por lo que se utilizó para la configuración mediante el siguiente código:

```
static void usart_setup(void)
2
    /* Setup GPIO pins for USART1 transmit. */
3
    {\tt gpio\_mode\_setup}\,({\tt GPIOA},\ {\tt GPIO\_MODE\_AF},\ {\tt GPIO\_PUPD\_NONE},\ {\tt GPIO9})\,;
4
5
    /* Setup USART1 TX pin as alternate function. */
6
    gpio_set_af(GPIOA, GPIO_AF7, GPIO9);
8
    usart_set_baudrate(USART1, 115200);
10
    usart_set_databits (USART1, 8);
11
    usart_set_stopbits(USART1, USART_STOPBITS_1);
    usart\_set\_mode(USART1, USART\_MODE\_TX);
13
    usart_set_parity(USART1, USART_PARITY_NONE);
14
    usart_set_flow_control(USART1, USART_FLOWCONTROLNONE);
15
    /* Finally enable the USART. */
16
    usart_enable (USART1);
18
       gpio_set (GPIOG, GPIO13);
19
20
  void usart_send_string(char* str)
21
22
       while (*str)
23
       {
           usart_send_blocking(USART1, *str++);
25
           gpio_toggle (GPIOG, GPIO13); // Hace que el LED parpadee
26
                for (int i = 0; i < LED_BLINK_INTERVAL; i++) {
27
                    _asm__("nop");
28
       }
30
31
33
  void button_setup(void) {
       rcc_periph_clock_enable (RCC_GPIOA);
34
       gpio_mode_setup(GPIOA, GPIO_MODE_INPUT, GPIO_PUPD_NONE, GPIO0);
35
36
  bool is_button_pressed(void) {
37
       return gpio_get(GPIOA, GPIO0);
38
39
41
```

### 3. Análisis de Resultados

En la presente sección de analiza de forma detallada lo que se desarrolló en el laboratorio 4.

#### 3.1. Desarrollo del programa



Figura 9: Diagrama del código implementado

Como se puede observar en la figura 11 el programa principal comienza definiendo algunos valores constantes y inicializando las funciones de configuración, después dentro de un bucle infinito mientras el dispositivo está conectado se leen los valores del giroscopio, se guardan en las variables x, y y z que se imprime en la pantalla LCD mediante el uso de sprintf, también se encarga de leer el valor de la tensión y encender el led de alarma rojo si es menor a 7v, cuando el botón es presionado comienza la transmisión serial. Como se oberva en el siguiente código:

```
int main(void) {
       char lcd_out[100];
2
       char usart_out [200];
3
       int16_t x, y, z;
4
5
       clock_setup();
6
       console_setup(115200);
       sdram_init();
       gyr_setup();
9
       adc_setup();
       lcd_spi_init();
11
       gfx_init(lcd_draw_pixel, 240, 320);
12
       gpio_setup_for_ledR();
13
       gpio_setup_for_ledG();
14
       usart_setup();
15
       while (1) {
           gfx_fillScreen (LCD_WHITE);
18
           gfx_setTextSize(2);
19
           gfx_setCursor(25, 15);
20
           gfx_puts("Sismografo");
21
22
           x = gyr_readX();
           y = gyr_readY();
           z = gyr_readZ();
26
           sprintf(lcd_out, "X: \%.2f", (float)x/100);
27
           gfx_setCursor(15, 36);
28
           gfx_puts(lcd_out);
           sprintf(lcd_out, "Y: %.2f", (float)y/100);
30
           gfx_setCursor(15, 90);
31
           gfx_puts(lcd_out);
           sprintf(lcd\_out\;,\;"Z\colon\;\%.2f"\;,\;(\, \textcolor{red}{float}\,)\,z\,/100)\,;
33
           gfx_setCursor(15, 144);
34
           gfx_puts(lcd_out);
35
36
           uint16_t raw_adc_value = read_adc_average(7); // Canal 7
37
           battery_voltage = adc_to_voltage(raw_adc_value);
38
39
           if (battery_voltage < 7.0f) {
                gpio_toggle (GPIOG, GPIO14); // Hace que el LED parpadee
41
                for (int i = 0; i < LED_BLINK_INTERVAL; i++) {
42
                     _{-asm_{-}}("nop");
43
44
           } else {
45
                gpio_clear (GPIOG, GPIO14); // Apaga el LED
46
           sprintf(lcd_out, "Raw ADC: %d", raw_adc_value);
49
           gfx_setCursor(15, 198);
50
           gfx_puts(lcd_out);
51
52
           sprintf(lcd_out, "Voltaje: %.2fV", battery_voltage);
           gfx_setCursor(15, 250);
           gfx_puts(lcd_out);
           if (is_button_pressed()) {
57
           sprintf(usart\_out, "\%.2f \ t\%.2f \ t\%.2f \ t\%.2f \ r\ n", (float) \ x/100, (float) \ y
58
      /100, (float)z/100, battery_voltage);
59
           usart_send_string(usart_out);
```

Para la comunicación con thingsboard y la recepción de datos se implementó el siguiente script de Pyhton, en el broker se establece la página de thingsboard requerida y el token fue el generado al crear el dispositivo en thingsboard:

```
import paho.mqtt.client as mqtt
  import serial
  import json
  import time
  serial_port = serial.Serial(port="/dev/ttyACM0", baudrate=115200, timeout=1)
  # Configuraci n MQTT para Thingsboard
  broker = "iot.eie.ucr.ac.cr"
port = 1883
  token = "e0823x0mia7dawj45ebl"
11
  username = "STM32"
13
14
15
  client = mqtt. Client()
  client.username_pw_set(token)
17
  client.connect(broker, port, 60)
  client.loop_start()
  def on_publish(client, userdata, result):
21
      print("data published to thingsboard")
      pass
23
24
  client.on_publish = on_publish
25
26
  while True:
27
      if serial_port.in_waiting > 0:
28
          line = serial_port.readline().decode('utf-8').strip()
29
           values = line.split("\t") # Dividir los datos por tabulaciones
30
31
          # Suponiendo que tienes valores x, y, z y bater a en ese orden
32
           data = {
33
               "x": float (values [0]),
34
               "y": float (values[1]),
               "z": float (values [2]),
36
               "battery": float (values [3])
37
          }
           client.publish("v1/devices/me/telemetry", json.dumps(data), 1)
40
           time.sleep(1)
41
42
  serial_port.close()
  client.loop_stop()
```

Después de configurar esto y ejecutar el script de Pyhton se obtuvieron los siguientes resultados

en el dashboard:



Figura 10: Resultados en Dashboard para batería y giroscopio

Finalmente se observa el manejo del led verde parpadeante cuando hay transmisión de datos al presionar el botón en la siguiente imagen:



Figura 11: Parpadeo de led verde al iniciar la transmisión serial

También se adjuntará un video en la carpeta zip con el funcionamiento completo del circuito.

# 3.2. Repositorio Git

El repositorio de Github que contiene los archivos que muestran lo realizado se encuentra en el link: https://github.com/SofiVillalta29/Laboratorio\_De\_Microcontroladores/tree/main

# 4. Conclusiones y Recomendaciones

- Es muy importante para este laboratorio leer bien la hoja del fabricante para entender las tensiones aptas para el microcontrolador y además saber los pines disponibles para usar dependiendo de la aplicación, debido a que diferentes pines tienen diferentes funciones, por lo que puede haber un choque de señales, como por ejemplo con el giroscopio y la pantalla.
- Durante el desarrollo del laboratorio se destaca el uso de un divisor de tensión para controlar el ingreso de tensión al microcontrolador, al igual que un potenciómetro para simular la descarga dd ela batería, lo cual permitió evaluar el correcto funcionamiento dle circuito.
- Se concluye que el STM32F429i es un microcontrolador muy poderoso que se uede utilizar para diversas aplicaciones, y es sencillo utilizar la librería de libopem debido a que incluye varios ejemplos que pueden ser reutilizados para otros usos.

# Referencias

- [1] STMicroelectronics. 32b.Product reference manual. Disponible en: https://www.renesas.com/us/en/document/dst/ra4m3-group-datasheet
- [2] STM32F429 Discovery kit. Product reference manual. Disponible en: https://octopart.com/datasheet/stm32f429i-disco-stmicroelectronics-30261771
- [3] Componentes básicos en la electrónica. (s.f). Monografías.com. Disponible en: https://www.monografías.com/trabajos107/componentes-basicos-electronica/componentes-basicos-electronica

# 5. Apéndice



RA4M3 Group

#### Renesas Microcontrollers

R01DS0368EJ0140 Rev. 1.40 Jul 28, 2023

Leading-performance 100 MHz Arm Cortex-M33 core, up to 1 MB code flash memory with background and SWAP operation, 8 KB Data flash memory, and 128 KB SRAM with Parity/ECC. High-integration with USB 2.0 Full-Speed, SDHI, Quad SPI, and advanced analog. Integrated Secure Crypto Engine with cryptography accelerators, key management support, tamper detection and power analysis resistance in concert with Arm TrustZone for integrated secure element functionality.

#### **Features**

- Arm® Cortex®-M33 Core
  - Armv8-M architecture with the main extension
  - Maximum operating frequency: 100 MHz
  - Arm Memory Protection Unit (Arm MPU)
  - Protected Memory System Architecture (PMSAv8)
     Secure MPU (MPU\_S): 8 regions

  - Non-secure MPU (MPU\_NS): 8 regions
    SysTick timer
  - - Embeds two Systick timers: Secure and Non-secure instance
    - Driven by LOCO or system clock
  - CoreSight<sup>™</sup> ETM-M33

#### Memory

- Up to 1-MB code flash memory
- 8-KB data flash memory (100,000 program/erase (P/E) cycles)
- 128-KB SRAM

#### Connectivity

- Serial Communications Interface (SCI) × 6
  - Asynchronous interfaces
  - 8-bit clock synchronous interface
- Smart card interface
- Simple IIC
- Simple SPI
- Manchester coding (SCI3, SCI4)

- I<sup>2</sup>C bus interface (IIC) × 2
   Serial Peripheral Interface (SPI)
   Quad Serial Peripheral Interface (QSPI)
   USB 2.0 Full-Speed Module (USBFS)
- Control Area Network module (CAN) × 2
- SD/MMC Host Interface (SDHI)
- Serial Sound Interface Enhanced (SSIE)

#### Analog

- 12-bit A/D Converter (ADC12) × 2
- 5 Msps at interleaving
   12-bit D/A Converter (DAC12) × 2
- Temperature Sensor (TSN)

#### Timers

- General PWM Timer 32-bit (GPT32) × 4
   General PWM Timer 16-bit (GPT16) × 4
- Low Power Asynchronous General Purpose Timer (AGT) × 6

#### Security and Encryption

- Secure Crypto Engine 9
  - Symmetric algorithms: AES
- Asymmetric algorithms: RSA, ECC, and DSA
   Hash-value generation: SHA224, SHA256, GHASH
- 128-bit unique ID
- Arm® TrustZone®
   Up to three regions for the code flash
  - Up to two regions for the data flash
  - Up to three regions for the SRAM
  - Individual secure or non-secure security attribution for each peripheral
- Device lifecyle management
- Pin function
- Up to three tamper pins
- Secure pin multiplexing

#### ■ System and Power Management

- Low power modes
- Battery backup function (VBATT) Realtime Clock (RTC) with calendar and VBATT support
- Event Link Controller (ELC)
- Data Transfer Controller (DTC)
- DMA Controller (DMAC) × 8
- Power-on reset
- Low Voltage Detection (LVD) with voltage settings

- Watchdog Timer (WDT)
- Independent Watchdog Timer (IWDT)

#### ■ Human Machine Interface (HMI)

• Capacitive Touch Sensing Unit (CTSU)

#### ■ Multiple Clock Sources

- Main clock oscillator (MOSC) (8 to 24 MHz)
  Sub-clock oscillator (SOSC) (32.768 kHz)
  High-speed on-chip oscillator (HOCO) (16/18/20 MHz)
  Middle-speed on-chip oscillator (MOCO) (8 MHz)
  Low-speed on-chip oscillator (LOCO) (32.768 kHz)
  IWDT-dedicated on-chip oscillator (15 kHz)
  Clock trim function for HOCO/MOCO/LOCO

- PLL/PLL2
- Clock out support

#### ■ General-Purpose I/O Ports

• 5-V tolerance, open drain, input pull-up, switchable driving ability

#### Operating Voltage

VCC: 2.7 to 3.6 V

#### Operating Temperature and Packages

- $Ta = -40^{\circ}C \text{ to } +105^{\circ}C$

- 1a = -40°C to +10.5 144-pin LQFP (20 mm × 20 mm, 0.5 mm pitch) 100-pin LQFP (14 mm × 14 mm, 0.5 mm pitch) 64-pin LQFP (10 mm × 10 mm, 0.5 mm pitch) 144-pin BGA (7 mm × 7 mm, 0.50 mm pitch)
- 64-pin BGA (6 mm × 6 mm, 0.65 mm pitch)

#### 1. Overview

The MCU integrates multiple series of software- and pin-compatible Arm®-based 32-bit cores that share a common set of Renesas peripherals to facilitate design scalability and efficient platform-based product development.

The MCU in this series incorporates a high-performance Arm Cortex®-M33 core running up to 100 MHz with the following features:

- Up to 1 MB code flash memory
- 128 KB SRAM
- Quad Serial Peripheral Interface (QSPI)
- USBFS, SD/MMC Host Interface
- Capacitive Touch Sensing Unit (CTSU)
- Analog peripherals
- Security and safety features

#### 1.1 Function Outline

#### Table 1.1 Arm core

| Feature             | Functional description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Arm Cortex-M33 core | Maximum operating frequency: up to 100 MHz     Arm Cortex-M33 core:         — Armv8-M architecture with security extension         — Revision: r0p4-00rel0     Arm Memory Protection Unit (Arm MPU)         — Protected Memory System Architecture (PMSAv8)         — Secure MPU (MPU_S): 8 regions         — Non-secure MPU (MPU_NS): 8 regions         • SysTick timer         — Embeds two Systick timers: Secure and Non-secure instance         — Driven by SysTick timer clock (SYSTICCLK) or system clock (ICLK)         • CoreSight™ ETM-M33 |

#### Table 1.2 Memory

| Feature               | Functional description                                                         |  |
|-----------------------|--------------------------------------------------------------------------------|--|
| Code flash memory     | Maximum 1 MB of code flash memory.                                             |  |
| Data flash memory     | 8 KB of data flash memory.                                                     |  |
| Option-setting memory | The option-setting memory determines the state of the MCU after a reset.       |  |
| SRAM                  | On-chip high-speed SRAM with either parity bit or Error Correction Code (ECC). |  |

#### Table 1.3 System (1 of 2)

| Feature                     | Functional description                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operating modes             | Two operating modes:  Single-chip mode  SCI/USB boot mode                                                                                                                                                                                                                                                                                                                                                              |
| Resets                      | The MCU provides 14 resets.                                                                                                                                                                                                                                                                                                                                                                                            |
| Low Voltage Detection (LVD) | The Low Voltage Detection (LVD) module monitors the voltage level input to the VCC pin. The detection level can be selected by register settings. The LVD module consists of three separate voltage level detectors (LVD0, LVD1, LVD2). LVD0, LVD1, and LVD2 measure the voltage level input to the VCC pin. LVD registers allow your application to configure detection of VCC changes at various voltage thresholds. |

#### Table 1.3 System (2 of 2)

| Feature                                               | Functional description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Clocks                                                | Main clock oscillator (MOSC)     Sub-clock oscillator (SOSC)     High-speed on-chip oscillator (HOCO)     Middle-speed on-chip oscillator (MOCO)     Low-speed on-chip oscillator (LOCO)     IWDT-dedicated on-chip oscillator     PLL/PLL2     Clock out support                                                                                                                                                                                                                                                                    |
| Clock Frequency Accuracy<br>Measurement Circuit (CAC) | The Clock Frequency Accuracy Measurement Circuit (CAC) counts pulses of the clock to be measured (measurement target clock) within the time generated by the clock selected as the measurement reference (measurement reference clock), and determines the accuracy depending on whether the number of pulses is within the allowable range. When measurement is complete or the number of pulses within the time generated by the measurement reference clock is not within the allowable range, an interrupt request is generated. |
| Interrupt Controller Unit (ICU)                       | The Interrupt Controller Unit (ICU) controls which event signals are linked to the Nested Vector Interrupt Controller (NVIC), the DMA Controller (DMAC), and the Data Transfer Controller (DTC) modules. The ICU also controls non-maskable interrupts.                                                                                                                                                                                                                                                                              |
| Low power modes                                       | Power consumption can be reduced in multiple ways, including setting clock dividers, stopping modules, selecting power control mode in normal operation, and transitioning to low power modes.                                                                                                                                                                                                                                                                                                                                       |
| Battery backup function                               | A battery backup function is provided for partial powering by a battery. The battery-powered area includes the RTC, SOSC, backup memory, and switch between VCC and VBATT.                                                                                                                                                                                                                                                                                                                                                           |
| Register write protection                             | The register write protection function protects important registers from being overwritten due to software errors. The registers to be protected are set with the Protect Register (PRCR).                                                                                                                                                                                                                                                                                                                                           |
| Memory Protection Unit (MPU)                          | The MCU has one Memory Protection Unit (MPU).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

#### Table 1.4 Event link

| Feature | Functional description                                                                                                                                                                                                     |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | The Event Link Controller (ELC) uses the event requests generated by various peripheral modules as source signals to connect them to different modules, allowing direct link between the modules without CPU intervention. |

#### Table 1.5 Direct memory access

| Feature                        | Functional description                                                                                                                                                                                                                                                      |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Data Transfer Controller (DTC) | A Data Transfer Controller (DTC) module is provided for transferring data when activated by an interrupt request.                                                                                                                                                           |
| DMA Controller (DMAC)          | The MCU includes an 8-channel direct memory access controller (DMAC) that can transfer data without intervention from the CPU. When a DMA transfer request is generated, the DMAC transfers data stored at the transfer source address to the transfer destination address. |

#### Table 1.6 External bus interface

| Feature      | Functional description                                               |  |
|--------------|----------------------------------------------------------------------|--|
| External bus | QSPI area (EQBIU): Connected to the QSPI (external device interface) |  |

#### Table 1.7 Timers (1 of 2)

| Feature                           | Functional description                                                                                                                                                                                                                                                                                                                                           |
|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| General PWM Timer (GPT)           | The General PWM Timer (GPT) is a 32-bit timer with GPT32 × 4 channels and a 16-bit timer with GPT16 × 4 channels. PWM waveforms can be generated by controlling the up-counter, down-counter, or the up- and down-counter. In addition, PWM waveforms can be generated for controlling brushless DC motors. The GPT can also be used as a general-purpose timer. |
| Port Output Enable for GPT (POEG) | The Port Output Enable (POEG) function can place the General PWM Timer (GPT) output pins in the output disable state                                                                                                                                                                                                                                             |

Table 1.7 Timers (2 of 2)

| Feature                                               | Functional description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Low Power Asynchronous General<br>Purpose Timer (AGT) | The Low Power Asynchronous General Purpose Timer (AGT) is a 16-bit timer that can be used for pulse output, external pulse width or period measurement, and counting external events. This timer consists of a reload register and a down counter. The reload register and the down counter are allocated to the same address, and can be accessed with the AGT register.                                                                                                                                                                                                                          |
| Realtime Clock (RTC)                                  | For calendar count mode, the RTC has a 100-year calendar from 2000 to 2099 and automatically adjusts dates for leap years. For binary count mode, the RTC counts seconds and retains the information as a serial value. Binary count mode can be used for calendars other than the Gregorian (Western) calendar.                                                                                                                                                                                                                                                                                   |
| Watchdog Timer (WDT)                                  | The Watchdog Timer (WDT) is a 14-bit down counter that can be used to reset the MCU when the counter underflows because the system has run out of control and is unable to refresh the WDT. In addition, the WDT can be used to generate a non-maskable interrupt or an underflow interrupt.                                                                                                                                                                                                                                                                                                       |
| Independent Watchdog Timer (IWDT)                     | The Independent Watchdog Timer (IWDT) consists of a 14-bit down counter that must be serviced periodically to prevent counter underflow. The IWDT provides functionality to reset the MCU or to generate a non-maskable interrupt or an underflow interrupt. Because the timer operates with an independent, dedicated clock source, it is particularly useful in returning the MCU to a known state as a fail-safe mechanism when the system runs out of control. The IWDT can be triggered automatically by a reset, underflow, refresh error, or a refresh of the count value in the registers. |

Table 1.8 Communication interfaces (1 of 2)

| Feature                                 | Functional description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Serial Communications Interface (SCI)   | The Serial Communications Interface (SCI) × 6 channels have asynchronous and synchronous serial interfaces:  • Asynchronous interfaces (UART and Asynchronous Communications Interface Adapter (ACIA))  • 8-bit clock synchronous interface  • Simple IIC (master-only)  • Simple SPI  • Smart card interface  • Manchester interface  • Extended Serial interface  The smart card interface complies with the ISO/IEC 7816-3 standard for electronic signals and transmission protocol. SCIn (n = 0, 3, 4, 9) has FIFO buffers to enable continuous and full-duplex communication, and the data transfer speed can be configured independently using an on-chip baud rate generator. |
| I <sup>2</sup> C bus interface (IIC)    | The I <sup>2</sup> C bus interface (IIC) has 2 channels. The IIC module conforms with and provides a subset of the NXP I <sup>2</sup> C (Inter-Integrated Circuit) bus interface functions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Serial Peripheral Interface (SPI)       | The Serial Peripheral Interface (SPI) has 1 channel. The SPI provides high-speed full-duplex synchronous serial communications with multiple processors and peripheral devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Control Area Network (CAN)              | The Controller Area Network (CAN) module uses a message-based protocol to receive and transmit data between multiple slaves and masters in electromagnetically noisy applications. The module complies with the ISO 11898-1 (CAN 2.0A/CAN 2.0B) standard and supports up to 32 mailboxes, which can be configured for transmission or reception in normal mailbox and FIFO modes. Both standard (11-bit) and extended (29-bit) messaging formats are supported. The CAN module requires an additional external CAN transceiver.                                                                                                                                                       |
| USB 2.0 Full-Speed module (USBFS)       | The USB 2.0 Full-Speed module (USBFS) can operate as a host controller or device controller. The module supports full-speed and low-speed (host controller only) transfer as defined in Universal Serial Bus Specification 2.0. The module has an internal USB transceiver and supports all of the transfer types defined in Universal Serial Bus Specification 2.0. The USB has buffer memory for data transfer, providing a maximum of 10 pipes. Pipes 1 to 9 can be assigned any endpoint number based on the peripheral devices used for communication or based on your system.                                                                                                   |
| Quad Serial Peripheral Interface (QSPI) | The Quad Serial Peripheral Interface (QSPI) is a memory controller for connecting a serial ROM (nonvolatile memory such as a serial flash memory, serial EEPROM, or serial FeRAM) that has an SPI-compatible interface.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

#### Table 1.8 Communication interfaces (2 of 2)

| Feature                                | Functional description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Serial Sound Interface Enhanced (SSIE) | The Serial Sound Interface Enhanced (SSIE) peripheral provides functionality to interface with digital audio devices for transmitting I <sup>2</sup> S/Monaural/TDM audio data over a serial bus. The SSIE supports an audio clock frequency of up to 50 MHz, and can be operated as a slave or master receiver, transmitter, or transceiver to suit various applications. The SSIE includes 32-stage FIFO buffers in the receiver and transmitter, and supports interrupts and DMA-driven data reception and transmission.                                                                                                                                  |
| SD/MMC Host Interface (SDHI)           | The SDHI and MultiMediaCard (MMC) interface module provides the functionality required to connect a variety of external memory cards to the MCU. The SDHI supports both 1- and 4-bit buses for connecting memory cards that support SD, SDHC, and SDXC formats. When developing host devices that are compliant with the SD Specifications, you must comply with the SD Host/Ancillary Product License Agreement (SD HALA). The MMC interface supports 1-bit, 4-bit, and 8-bit MMC buses that provide eMMC 4.51 (JEDEC Standard JESD 84-B451) device access. This interface also provides backward compatibility and supports high-speed SDR transfer modes. |

#### Table 1.9 Analog

| Feature                      | Functional description                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12-bit A/D Converter (ADC12) | Two units of 12-bit successive approximation A/D converter (ADC12) are provided. Analog input channels are selectable up to 12 in unit 0 and up to 10 in unit 1. Each 3 analog input of unit 0 and unit 1 is assigned to the same port (AN000/AN100, AN001/AN101, and AN002/AN102), and up to 19 ports are available as analog input. The temperature sensor output and an internal reference voltage are selectable for conversion in each unit 0 and unit 1. |
| 12-bit D/A Converter (DAC12) | A 12-bit D/A converter (DAC12) is provided.                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Temperature Sensor (TSN)     | The on-chip Temperature Sensor (TSN) determines and monitors the die temperature for reliable operation of the device. The sensor outputs a voltage directly proportional to the die temperature, and the relationship between the die temperature and the output voltage is fairly linear. The output voltage is provided to the ADC12 for conversion and can be further used by the end application.                                                         |

#### Table 1.10 Human machine interfaces

| Feature | Functional description                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | The Capacitive Touch Sensing Unit (CTSU) measures the electrostatic capacitance of the touch sensor. Changes in the electrostatic capacitance are determined by software that enables the CTSU to detect whether a finger is in contact with the touch sensor. The electrode surface of the touch sensor is usually enclosed with an electrical conductor so that a finger does not come into direct contact with the electrode. |

#### Table 1.11 Data processing

| Feature                                  | Functional description                                                                                                                                                                                                                                 |
|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Cyclic Redundancy Check (CRC) calculator | The Cyclic Redundancy Check (CRC) generates CRC codes to detect errors in the data. The bit order of CRC calculation results can be switched for LSB-first or MSB-first communication. Additionally, various CRC-generation polynomials are available. |
| Data Operation Circuit (DOC)             | The Data Operation Circuit (DOC) compares, adds, and subtracts 16-bit data. When a selected condition applies, 16-bit data is compared and an interrupt can be generated.                                                                              |

### Table 1.12 I/O ports

| Feature                | Functional description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Programmable I/O ports | I/O ports for the 144-pin LQFP  I/O pins: 109  Input pins: 1  Pull-up resistors: 110  N-ch open-drain outputs: 109  5-V tolerance: 21  I/O ports for the 144-pin BGA  I/O pins: 109  Input pins: 1  Pull-up resistors: 110  N-ch open-drain outputs: 109  5-V tolerance: 21  I/O ports for the 100-pin LQFP  I/O ports for the 100-pin LQFP  I/O pins: 75  Input pins: 1  Pull-up resistors: 76  N-ch open-drain outputs: 75  5-V tolerance: 14  I/O ports for the 64-pin LQFP  I/O pins: 41  Pull-up resistors: 42  N-ch open-drain outputs: 41  5-V tolerance: 9  I/O ports for the 64-pin BGA  I/O ports (46  I/O ports (46  I/O ports (47)  I/O ports (47)  I/O ports (48)  I/O ports (48) |
|                        | <ul> <li>N-ch open-drain outputs: 45</li> <li>5-V tolerance: 9</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

#### 1.2 Block Diagram

Figure 1.1 shows a block diagram of the MCU superset. Some individual devices within the group have a subset of the features.



Figure 1.1 Block diagram

#### 1.3 Part Numbering

Figure 1.2 shows the product part number information, including memory capacity and package type. Table 1.13 shows a list of products.



Figure 1.2 Part numbering scheme

Table 1.13 Product list (1 of 2)

| Product part number | Package code | Code flash | Data<br>flash | SRAM   | Operating temperature |
|---------------------|--------------|------------|---------------|--------|-----------------------|
| R7FA4M3AF2CBM       | PLBG0144KB-A | 1 MB       | 8 KB          | 128 KB | -40 to +85°C          |
| R7FA4M3AF3CBM       | PLBG0144KB-A |            |               |        | -40 to +105°C         |
| R7FA4M3AF3CFB       | PLQP0144KA-B |            |               |        |                       |
| R7FA4M3AF3CFP       | PLQP0100KB-B |            |               |        |                       |
| R7FA4M3AF2CBQ       | PLBG0064JC-A |            |               |        | -40 to +85°C          |
| R7FA4M3AF3CBQ       | PLBG0064JC-A |            |               |        | -40 to +105°C         |
| R7FA4M3AF3CFM       | PLQP0064KB-C |            |               |        |                       |

Table 1.13 Product list (2 of 2)

| Product part number | Package code             | Code flash | Data<br>flash | SRAM   | Operating temperature |
|---------------------|--------------------------|------------|---------------|--------|-----------------------|
| R7FA4M3AE2CBM       | PLBG0144KB-A             | 768 KB     | 8 KB          | 128 KB | -40 to +85°C          |
| R7FA4M3AE3CBM       | PLBG0144KB-A             |            |               |        | -40 to +105°C         |
| R7FA4M3AE3CFB       | PLQP0144KA-B             |            |               |        |                       |
| R7FA4M3AE3CFP       | PLQP0100KB-B             |            |               |        |                       |
| R7FA4M3AE2CBQ       | PLBG0064JC-A             |            |               |        | -40 to +85°C          |
| R7FA4M3AE3CBQ       | PLBG0064JC-A             |            |               |        | -40 to +105°C         |
| R7FA4M3AE3CFM       | PLQP0064KB-C             |            |               |        |                       |
| R7FA4M3AD2CBM       | FA4M3AD2CBM PLBG0144KB-A |            | 8 KB          | 128 KB | -40 to +85°C          |
| R7FA4M3AD3CBM       | PLBG0144KB-A             |            |               |        | -40 to +105°C         |
| R7FA4M3AD3CFB       | PLQP0144KA-B             | 1          |               |        |                       |
| R7FA4M3AD2CBQ       | PLBG0064JC-A             |            |               |        | -40 to +85°C          |
| R7FA4M3AD3CBQ       | PLBG0064JC-A             | 1          |               |        | -40 to +105°C         |

### 1.4 Function Comparison

Table 1.14 Function Comparison (1 of 2)

| Parts number      |                         | R7FA4M3AXXCFB                                                                                                                 | R7FA4M3AXXCBM      | R7FA4M3AXXCFP      | R7FA4M3AXXCFM | R7FA4M3AXXCBQ            |  |
|-------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|---------------|--------------------------|--|
| Pin count         |                         | 144                                                                                                                           |                    | 100                | (             | 64                       |  |
| Package           |                         | LQFP                                                                                                                          | BGA                | LC                 | )FP           | BGA                      |  |
| Code flash memory |                         |                                                                                                                               | MB<br>3 KB<br>2 KB | 1 MB<br>768 KB     |               | 1 MB<br>768 KB<br>512 KB |  |
| Data flash memory |                         |                                                                                                                               |                    | 8 KB               |               |                          |  |
| SRAM              |                         |                                                                                                                               |                    | 128 KB             |               |                          |  |
|                   | Parity                  |                                                                                                                               |                    | 64 KB              |               |                          |  |
|                   | ECC                     |                                                                                                                               |                    | 64 KB              |               |                          |  |
| Standby SR        | AM                      |                                                                                                                               |                    | 1 KB               |               |                          |  |
| DMA               | DTC                     |                                                                                                                               |                    | Yes                |               |                          |  |
|                   | DMAC                    |                                                                                                                               |                    | 8                  |               |                          |  |
| System            | CPU<br>clock            |                                                                                                                               |                    | 100 MHz (max.)     |               |                          |  |
|                   | CPU<br>clock<br>sources |                                                                                                                               | MOSC, S            | OSC, HOCO, MOCO, L | OCO, PLL      |                          |  |
|                   | CAC                     |                                                                                                                               |                    | Yes                |               |                          |  |
|                   | WDT/<br>IWDT            |                                                                                                                               |                    | Yes                |               |                          |  |
|                   | Backup<br>register      |                                                                                                                               |                    | 128 B              |               |                          |  |
| Communic          | SCI                     | 6                                                                                                                             |                    |                    |               |                          |  |
| ation             | IIC                     | 2                                                                                                                             |                    |                    |               |                          |  |
|                   | SPI                     | 1                                                                                                                             |                    |                    |               |                          |  |
|                   | CAN                     | 2                                                                                                                             |                    |                    |               |                          |  |
|                   | USBFS                   | Yes                                                                                                                           |                    |                    |               |                          |  |
|                   | QSPI                    |                                                                                                                               | Yes                |                    |               |                          |  |
|                   | SSIE                    |                                                                                                                               | Yes                |                    | No            | Yes                      |  |
|                   | SDHI/M<br>MC            |                                                                                                                               | Yes                |                    | 1             | No                       |  |
| Timers            | GPT32<br>*1             |                                                                                                                               |                    | 4                  |               |                          |  |
|                   | GPT16<br>*1             | 4                                                                                                                             |                    |                    |               |                          |  |
|                   | AGT*1                   | 6                                                                                                                             |                    |                    |               |                          |  |
|                   | RTC                     | Yes                                                                                                                           |                    |                    |               |                          |  |
| Analog            | ADC12                   | Unit 0: 12 Unit 0: 11 Unit 1: 10 Unit 1: 9 Unit 1: 4  Shared channel pin: 3*2 Shared channel pin: 3*2 Shared channel pin: 3*2 |                    |                    | t 1: 4        |                          |  |
|                   | DAC12                   |                                                                                                                               |                    | 2                  | 1             |                          |  |
|                   | TSN                     | Yes                                                                                                                           |                    |                    |               |                          |  |
| HMI               | CTSU                    | 2                                                                                                                             | 20                 | 12                 |               | 7                        |  |

**Table 1.14** Function Comparison (2 of 2)

| Parts numb    | er                                | R7FA4M3AXXCFB | R7FA4M3AXXCBM | R7FA4M3AXXCFP           | R7FA4M3AXXCFM | R7FA4M3AXXCBQ |  |
|---------------|-----------------------------------|---------------|---------------|-------------------------|---------------|---------------|--|
| Data .        | CRC                               | Yes           |               |                         |               |               |  |
| processing    | DOC                               |               |               | Yes                     |               |               |  |
| Event control | ELC                               |               |               | Yes                     |               |               |  |
| Security      |                                   |               | SCE9, Tru     | stZone, and Lifecycle m | anagement     |               |  |
| I/O ports     | I/O pins                          | 109           | 109           | 75                      | 41            | 45            |  |
|               | Input<br>pins                     | 1             | 1             | 1                       | 1             | 1             |  |
|               | Pull-up<br>resistor<br>s          | 110           | 110           | 76                      | 42            | 46            |  |
|               | N-ch<br>open-<br>drain<br>outputs | 109           | 109           | 75                      | 41            | 45            |  |
|               | 5-V<br>toleranc<br>e              | 21            | 21            | 14                      | 9             | 9             |  |

Note 1. Available pins depend on the Pin count, about details see section 1.7. Pin Lists. Note 2. Some input channels of the ADC units are sharing same port pin.

#### 1.5 Pin Functions

Table 1.15 Pin functions (1 of 4)

| Function               | Signal           | I/O    | Description                                                                                                                                              |
|------------------------|------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power supply           | VCC              | Input  | Power supply pin. Connect it to the system power supply. Connect this pin to VSS by a 0.1-µF capacitor. The capacitor should be placed close to the pin. |
|                        | VCL/VCL0         | I/O    | Connect this pin to the VSS pin by the smoothing capacitor used to stabilize the internal power supply. Place the capacitor close to the pin.            |
|                        | VBATT            | Input  | Battery Backup power pin                                                                                                                                 |
|                        | VSS              | Input  | Ground pin. Connect it to the system power supply (0 V).                                                                                                 |
| Clock                  | XTAL             | Output | Pins for a crystal resonator. An external clock signal can be input                                                                                      |
|                        | EXTAL            | Input  | through the EXTAL pin.                                                                                                                                   |
|                        | XCIN             | Input  | Input/output pins for the sub-clock oscillator. Connect a crystal                                                                                        |
|                        | XCOUT            | Output | resonator between XCOUT and XCIN.                                                                                                                        |
|                        | CLKOUT           | Output | Clock output pin                                                                                                                                         |
| Operating mode control | MD               | Input  | Pin for setting the operating mode. The signal level on this pin must not be changed during operation mode transition on release from the reset state.   |
| System control         | RES              | Input  | Reset signal input pin. The MCU enters the reset state when this signal goes low.                                                                        |
| CAC                    | CACREF           | Input  | Measurement reference clock input pin                                                                                                                    |
| On-chip emulator       | TMS              | Input  | On-chip emulator or boundary scan pins                                                                                                                   |
|                        | TDI              | Input  |                                                                                                                                                          |
|                        | TCK              | Input  |                                                                                                                                                          |
|                        | TDO              | Output |                                                                                                                                                          |
|                        | TCLK             | Output | Output clock for synchronization with the trace data                                                                                                     |
|                        | TDATA0 to TDATA3 | Output | Trace data output                                                                                                                                        |
|                        | SWO              | Output | Serial wire trace output pin                                                                                                                             |
|                        | SWDIO            | I/O    | Serial wire debug data input/output pin                                                                                                                  |
|                        | SWCLK            | Input  | Serial wire clock pin                                                                                                                                    |
| Interrupt              | NMI              | Input  | Non-maskable interrupt request pin                                                                                                                       |
|                        | IRQn             | Input  | Maskable interrupt request pins                                                                                                                          |
|                        | IRQn-DS          | Input  | Maskable interrupt request pins that can also be used in Deep Software Standby mode                                                                      |

Table 1.15 Pin functions (2 of 4)

| Function | Signal                                | I/O    | Description                                                                                                                       |
|----------|---------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------|
| GPT      | GTETRGA, GTETRGB,<br>GTETRGC, GTETRGD | Input  | External trigger input pins                                                                                                       |
|          | GTIOCnA, GTIOCnB                      | I/O    | Input capture, output compare, or PWM output pins                                                                                 |
|          | GTIU                                  | Input  | Hall sensor input pin U                                                                                                           |
|          | GTIV                                  | Input  | Hall sensor input pin V                                                                                                           |
|          | GTIW                                  | Input  | Hall sensor input pin W                                                                                                           |
|          | GTOUUP                                | Output | 3-phase PWM output for BLDC motor control (positive U phase)                                                                      |
|          | GTOULO                                | Output | 3-phase PWM output for BLDC motor control (negative U phase)                                                                      |
|          | GTOVUP                                | Output | 3-phase PWM output for BLDC motor control (positive V phase)                                                                      |
|          | GTOVLO                                | Output | 3-phase PWM output for BLDC motor control (negative V phase)                                                                      |
|          | GTOWUP                                | Output | 3-phase PWM output for BLDC motor control (positive W phase)                                                                      |
|          | GTOWLO                                | Output | 3-phase PWM output for BLDC motor control (negative W phase)                                                                      |
| AGT      | AGTEEn                                | Input  | External event input enable signals                                                                                               |
|          | AGTIOn                                | I/O    | External event input and pulse output pins                                                                                        |
|          | AGTOn                                 | Output | Pulse output pins                                                                                                                 |
|          | AGTOAn                                | Output | Output compare match A output pins                                                                                                |
|          | AGTOBn                                | Output | Output compare match B output pins                                                                                                |
| RTC      | RTCOUT                                | Output | Output pin for 1-Hz or 64-Hz clock                                                                                                |
|          | RTCICn                                | Input  | Time capture event input pins                                                                                                     |
| SCI      | SCKn                                  | I/O    | Input/output pins for the clock (clock synchronous mode)                                                                          |
|          | RXDn                                  | Input  | Input pins for received data (asynchronous mode/clock synchronous mode)                                                           |
|          | TXDn                                  | Output | Output pins for transmitted data (asynchronous mode/clock synchronous mode)                                                       |
|          | CTSn_RTSn                             | I/O    | Input/output pins for controlling the start of transmission and reception (asynchronous mode/clock synchronous mode), active-low. |
|          | CTSn                                  | Input  | Input for the start of transmission.                                                                                              |
|          | SCLn                                  | I/O    | Input/output pins for the IIC clock (simple IIC mode)                                                                             |
|          | SDAn                                  | I/O    | Input/output pins for the IIC data (simple IIC mode)                                                                              |
|          | SCKn                                  | I/O    | Input/output pins for the clock (simple SPI mode)                                                                                 |
|          | MISOn                                 | I/O    | Input/output pins for slave transmission of data (simple SPI mode)                                                                |
|          | MOSIn                                 | I/O    | Input/output pins for master transmission of data (simple SPI mode)                                                               |
|          | RXDXn                                 | Input  | Input pins for received data (Extended Serial Mode)                                                                               |
|          | TXDXn                                 | Output | Output pins for transmitted data (Extended Serial Mode)                                                                           |
|          | SIOXn                                 | I/O    | Input/output pins for received or transmitted data (Extended Serial Mode)                                                         |
|          | SSn                                   | Input  | Chip-select input pins (simple SPI mode), active-low                                                                              |
| IIC      | SCLn                                  | I/O    | Input/output pins for the clock                                                                                                   |
|          | SDAn                                  | I/O    | Input/output pins for data                                                                                                        |

Table 1.15 Pin functions (3 of 4)

| Function | Signal                            | I/O    | Description                                                                                                                                                                                                                                        |
|----------|-----------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SPI      | RSPCKA                            | I/O    | Clock input/output pin                                                                                                                                                                                                                             |
|          | MOSIA                             | I/O    | Input or output pins for data output from the master                                                                                                                                                                                               |
|          | MISOA                             | I/O    | Input or output pins for data output from the slave                                                                                                                                                                                                |
|          | SSLA0                             | I/O    | Input or output pin for slave selection                                                                                                                                                                                                            |
|          | SSLA1 to SSLA3                    | Output | Output pins for slave selection                                                                                                                                                                                                                    |
| CAN      | CRXn                              | Input  | Receive data                                                                                                                                                                                                                                       |
|          | CTXn                              | Output | Transmit data                                                                                                                                                                                                                                      |
| USBFS    | VCC_USB                           | Input  | Power supply pin                                                                                                                                                                                                                                   |
|          | VSS_USB                           | Input  | Ground pin                                                                                                                                                                                                                                         |
|          | USB_DP                            | I/O    | D+ pin of the USB on-chip transceiver. Connect this pin to the D+ pin of the USB bus.                                                                                                                                                              |
|          | USB_DM                            | I/O    | D- pin of the USB on-chip transceiver. Connect this pin to the D- pin of the USB bus.                                                                                                                                                              |
|          | USB_VBUS                          | Input  | USB cable connection monitor pin. Connect this pin to VBUS of the USB bus. The VBUS pin status (connected or disconnected) can be detected when the USB module is operating as a function controller.                                              |
|          | USB_EXICEN                        | Output | Low-power control signal for external power supply (OTG) chip                                                                                                                                                                                      |
|          | USB_VBUSEN                        | Output | VBUS (5 V) supply enable signal for external power supply chip                                                                                                                                                                                     |
|          | USB_OVRCURA,<br>USB_OVRCURB       | Input  | Connect the external overcurrent detection signals to these pins.  Connect the VBUS comparator signals to these pins when the OTG power supply chip is connected.                                                                                  |
|          | USB_OVRCURA-DS,<br>USB_OVRCURB-DS | Input  | Overcurrent pins for USBFS that can also be used in Deep Software Standby mode.  Connect the external overcurrent detection signals to these pins.  Connect the VBUS comparator signals to these pins when the OTG power supply chip is connected. |
|          | USB_ID                            | Input  | Connect the MicroAB connector ID input signal to this pin during operation in OTG mode                                                                                                                                                             |
| QSPI     | QSPCLK                            | Output | QSPI clock output pin                                                                                                                                                                                                                              |
|          | QSSL                              | Output | QSPI slave output pin                                                                                                                                                                                                                              |
|          | QIO0 to QIO3                      | I/O    | Data0 to Data3                                                                                                                                                                                                                                     |
| SSIE     | SSIBCK0                           | I/O    | SSIE serial bit clock pins                                                                                                                                                                                                                         |
|          | SSILRCK0/SSIFS0                   | I/O    | LR clock/frame synchronization pins                                                                                                                                                                                                                |
|          | SSITXD0                           | Output | Serial data output pin                                                                                                                                                                                                                             |
|          | SSIRXD0                           | Input  | Serial data input pin                                                                                                                                                                                                                              |
|          | SSIDATA0                          | I/O    | Serial data input/output pins                                                                                                                                                                                                                      |
|          | AUDIO_CLK                         | Input  | External clock pin for audio (input oversampling clock)                                                                                                                                                                                            |
| SDHI/MMC | SD0CLK                            | Output | SD/MMC clock output pins                                                                                                                                                                                                                           |
|          | SD0CMD                            | I/O    | Command output pin and response input signal pins                                                                                                                                                                                                  |
|          | SD0DAT0 to SD0DAT7                | I/O    | SD/MMC data bus pins                                                                                                                                                                                                                               |
|          | SD0CD                             | Input  | SD/MMC card detection pins                                                                                                                                                                                                                         |
|          | SD0WP                             | Input  | SD/MMC write-protect signals                                                                                                                                                                                                                       |

Table 1.15 Pin functions (4 of 4)

| Function            | Signal | I/O    | Description                                                                                                                                                  |
|---------------------|--------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Analog power supply | AVCC0  | Input  | Analog voltage supply pin. This is used as the analog power supply for the respective modules. Supply this pin with the same voltage as the VCC pin.         |
|                     | AVSS0  | Input  | Analog ground pin. This is used as the analog ground for the respective modules. Supply this pin with the same voltage as the VSS pin.                       |
|                     | VREFH  | Input  | Analog reference voltage supply pin for the ADC12 (unit 1) and D/A Converter. Connect this pin to AVCC0 when not using the ADC12 (unit 1) and D/A Converter. |
|                     | VREFL  | Input  | Analog reference ground pin for the ADC12 and D/A Converter. Connect this pin to AVSS0 when not using the ADC12 (unit 1) and D/A Converter.                  |
|                     | VREFH0 | Input  | Analog reference voltage supply pin for the ADC12 (unit 0). Connect this pin to AVCC0 when not using the ADC12 (unit 0).                                     |
|                     | VREFL0 | Input  | Analog reference ground pin for the ADC12. Connect this pin to AVSS0 when not using the ADC12 (unit 0).                                                      |
| ADC12               | ANmn   | Input  | Input pins for the analog signals to be processed by the A/D converter. (m: ADC unit number, n: pin number)                                                  |
|                     | ADTRGm | Input  | Input pins for the external trigger signals that start the A/D conversion, active-low.                                                                       |
| DAC12               | DAn    | Output | Output pins for the analog signals processed by the D/A converter.                                                                                           |
| CTSU                | TSn    | Input  | Capacitive touch detection pins (touch pins)                                                                                                                 |
|                     | TSCAP  | I/O    | Secondary power supply pin for the touch driver                                                                                                              |
| I/O ports           | Pmn    | I/O    | General-purpose input/output pins (m: port number, n: pin number)                                                                                            |
|                     | P200   | Input  | General-purpose input pin                                                                                                                                    |

#### 1.6 Pin Assignments

The following figures show the pin assignments from the top view.



Figure 1.3 Pin assignment for LQFP 144-pin



Figure 1.4 Pin assignment for LQFP 100-pin



Figure 1.5 Pin assignment for LQFP 64-pin



Figure 1.6 Pin assignment for BGA 64-pin (top view, pad side down)



Figure 1.7 Pin assignment for BGA 144-pin (top view, pad side down)

#### 1.7 Pin Lists

Table 1.16 Pin list (1 of 4)

| 100      | e 1.   |          | _        |       | St (1 Of 4)                            |              | ı             |                                                                                                 |                                                |               |       |
|----------|--------|----------|----------|-------|----------------------------------------|--------------|---------------|-------------------------------------------------------------------------------------------------|------------------------------------------------|---------------|-------|
| LPQFP144 | BGA144 | LPQFP100 | LPQFP64  | BGA64 | Power, System,<br>Clock, Debug,<br>CAC | I/O<br>ports | Ex. Interrupt | SCI/IIC/SPI/CAN/USBFS/QSPI/SSIE/<br>SDHI/MMC                                                    | GPT/AGT/RTC                                    | ADC12/DAC12   | стѕи  |
| 1        | M13    | 1        | 1        | F6    | _                                      | P400         | IRQ0          | SCK4/SCL0_A/AUDIO_CLK                                                                           | GTIOC6A/AGTIO1                                 | ADTRG1        | _     |
| 2        | N13    | 2        | 2        | F7    | _                                      | P401         | IRQ5-DS       | CTS4_RTS4/SS4/SDA0_A/CTX0                                                                       | GTETRGA/GTIOC6B                                | _             | _     |
| 3        | L12    | 3        | 3        | E4    | CACREF                                 | P402         | IRQ4-DS       | CTS4/CRX0/AUDIO_CLK                                                                             | AGTIO0/AGTIO1/AGTIO2/<br>AGTIO3/RTCIC0         | _             | -     |
| 4        | L13    | 4        | _        | E5    | _                                      | P403         | IRQ14-DS      | SSIBCK0_A                                                                                       | GTIOC3A/AGTIO0/AGTIO1/<br>AGTIO2/AGTIO3/RTCIC1 | _             | -     |
| 5        | K12    | 5        | _        | E6    | _                                      | P404         | IRQ15-DS      | SSILRCK0/SSIFS0_A                                                                               | GTIOC3B/AGTIO0/AGTIO1/<br>AGTIO2/AGTIO3/RTCIC2 | _             | _     |
| 6        | K13    | 6        | -        | E7    | _                                      | P405         | _             | SSITXD0_A                                                                                       | GTIOC1A                                        | _             | _     |
| 7        | K11    | 7        | _        | D4    | _                                      | P406         | _             | SSLA3_C/SSIRXD0_A                                                                               | GTIOC1B/AGTO5                                  | _             | _     |
| 8        | J13    | _        | -        | _     | _                                      | P700         | _             | MISOA_C                                                                                         | GTIOC5A/AGTO4                                  | _             | _     |
| 9        | J11    | _        | _        | _     | _                                      | P701         | _             | MOSIA_C                                                                                         | GTIOC5B/AGTO3                                  | _             | _     |
| 10       | J12    | _        | -        | _     | _                                      | P702         | _             | RSPCKA_C                                                                                        | GTIOC6A/AGTO2                                  | _             | _     |
| 11       | H12    | _        | _        | _     | _                                      | P703         | _             | SSLA0_C                                                                                         | GTIOC6B/AGTO1                                  | _             | _     |
| 12       | H11    | _        | <u> </u> | _     | _                                      | P704         | _             | SSLA1_C/CTX0                                                                                    | AGTO0                                          | _             | _     |
| 13       | H13    | _        | _        | _     | _                                      | P705         | _             | CTS3/SSLA2_C/CRX0                                                                               | AGTIO0                                         | _             | _     |
| 14       | J10    | 8        | 4        | G8    | VBATT                                  | _            | _             | _                                                                                               | _                                              | 1_            | _     |
| 15       | H10    | 9        | 5        | F8    | VCL0                                   | _            | _             | _                                                                                               | _                                              | _             | _     |
| 16       | G13    | 10       | 6        | E8    | XCIN                                   | _            | _             | _                                                                                               | _                                              | +_            | _     |
| 17       | F13    | 11       | 7        | D8    | XCOUT                                  | _            |               | _                                                                                               | _                                              | _             | _     |
| 18       | G10    | 12       | 8        | F1    | VSS                                    | _            |               | _                                                                                               |                                                | +_            | _     |
| 19       | E13    | 13       | 9        | C8    | XTAL                                   | P213         | IRQ2          | TXD1/MOSI1/SDA1/TXDX1/SIOX1                                                                     | GTETRGC/GTIOC0A/AGTEE2                         | ADTRG1        | _     |
|          |        |          | 10       | B8    |                                        | P213         | IRQ3          |                                                                                                 |                                                | ADTROT        | _     |
| 20       | D13    | 14       |          |       | EXTAL                                  |              |               | RXD1/MISO1/SCL1/RXDX1                                                                           | GTETRGD/GTIOC0B/AGTEE1                         | _             |       |
| 21       | F10    | 15       | 11       | D1    | VCC                                    | _            | _             | <u> </u>                                                                                        | _                                              | <del> -</del> |       |
| 22       | G12    | _        | _        | _     | _                                      | P713         | _             | _                                                                                               | GTIOC2A/AGTOA0                                 |               | TS17  |
| 23       | F11    | _        | -        | _     | _                                      | P712         | _             | -                                                                                               | GTIOC2B/AGTOB0                                 | _             | TS16  |
| 24       | F12    | _        | _        | _     | _                                      | P711         | _             | CTS1_RTS1/SS1                                                                                   | AGTEE0                                         | _             | TS15  |
| 25       | E11    |          | _        | _     | _                                      | P710         | _             | SCK1                                                                                            | _                                              | _             | TS14  |
| 26       | G11    | _        | -        | _     | _                                      | P709         | IRQ10         | TXD1/MOSI1/SDA1/TXDX1/SIOX1                                                                     | _                                              | _             | TS13  |
| 27       | E12    | 16       | _        | _     | CACREF                                 | P708         | IRQ11         | RXD1/MISO1/SCL1/RXDX1/AUDIO_CLK                                                                 | _                                              | _             | TS12  |
| 28       | D11    | 17       | -        | _     |                                        | P415         | IRQ8          | USB_VBUSEN/SD0CD                                                                                | GTIOC0A/AGTIO4                                 | _             | TS11  |
| 29       | D12    | 18       | _        | _     | _                                      | P414         | IRQ9          | CTS0/SD0WP                                                                                      | GTIOC0B/AGTIO5                                 | _             | TS10  |
| 30       | C12    | 19       | -        | _     | _                                      | P413         | _             | CTS0_RTS0/SSL0/SD0CLK_A                                                                         | GTOUUP/AGTEE3                                  | _             | TS09  |
| 31       | C13    | 20       | _        | _     | _                                      | P412         | _             | SCK0/CTS3/SD0CMD_A                                                                              | GTOULO/AGTEE1                                  | _             | TS08  |
| 32       | C11    | 21       | 12       | D7    | _                                      | P411         | IRQ4          | TXD0/MOSI0/SDA0/CTS3_RTS3/SS3/<br>SD0DAT0_A                                                     | GTOVUP/AGTOA1                                  | _             | TS07  |
| 33       | B13    | 22       | 13       | D6    | _                                      | P410         | IRQ5          | RXD0/MISO0/SCL0/SCK3/SD0DAT1_A                                                                  | GTOVLO/AGTOB1                                  | _             | TS06  |
| 34       | B11    | 23       | 14       | C7    | _                                      | P409         | IRQ6          | TXD3/MOSI3/SDA3/USB_EXICEN                                                                      | GTOWUP/AGTOA2                                  | _             | TS05  |
| 35       | A13    | 24       | 15       | В7    | _                                      | P408         | IRQ7          | CTS4/RXD3/MISO3/SCL3/SCL0_B/USB_ID                                                              | GTOWLO/GTIOC6B/AGTOB2                          | _             | TS04  |
| 36       | B12    | 25       | 16       | A8    | _                                      | P407         | _             | CTS4_RTS4/SS4/SDA0_B/SSLA3_A/USB_VBUS                                                           | GTIOC6A/AGTIO0/RTCOUT                          | ADTRG0        | TS03  |
| 37       | E10    | 26       | 17       | E2    | VSS_USB                                | _            | _             | _                                                                                               | _                                              | _             | _     |
| 38       | A12    | 27       | 18       | A7    | USB_DM                                 | _            | _             | _                                                                                               | _                                              | _             | _     |
| 39       | A11    | 28       | 19       | A6    | USB_DP                                 | _            | _             | _                                                                                               | _                                              | _             | _     |
| 40       | D10    | 29       | 20       | D2    | VCC_USB                                | _            | _             | _                                                                                               | _                                              | _             | _     |
| 41       | B10    | 30       | 21       | B6    | _                                      | P207         | _             | TXD4/MOSI4/SDA4/SSLA2 A/QSSL                                                                    | _                                              | _             | TSCAP |
| 42       | A10    | 31       | 22       | B5    | _                                      | P206         | IRQ0-DS       | RXD4/MISO4/SCL4/CTS9/SDA1_B/SSLA1_A/<br>USB_VBUSEN/SSIDATA0_C/SD0DAT2_A                         | GTIU                                           | _             | TS02  |
| 43       | C10    | 32       | 23       | A5    | CLKOUT                                 | P205         | IRQ1-DS       | TXD4/MOSI4/SDA4/CTS9_RTS9/SS9/SCL1_B/<br>SSLA0_A/USB_OVRCURA-DS/SSILRCK0/<br>SSIFS0_C/SD0DAT3_A | GTIV/GTIOC4A/AGTO1                             | _             | TS01  |

Table 1.16 Pin list (2 of 4)

| 14 B5 | BGA144        | LPQFP100 | LPQFP64 | 4     |                                        |              |               |                                                             |                       |             |      |
|-------|---------------|----------|---------|-------|----------------------------------------|--------------|---------------|-------------------------------------------------------------|-----------------------|-------------|------|
| 14 B5 | _             | _        | LPQ     | BGA64 | Power, System,<br>Clock, Debug,<br>CAC | I/O<br>ports | Ex. Interrupt | SCI/IIC/SPI/CAN/USBFS/QSPI/SSIE/<br>SDHI/MMC                | GPT/AGT/RTC           | ADC12/DAC12 | стѕи |
|       |               | _        | _       | -     | CACREF                                 | P204         | _             | SCK4/SCK9/RSPCKA_A/USB_OVRCURB-DS/<br>SSIBCK0_C/SD0DAT4_A   | GTIW/GTIOC4B/AGTIO1   | _           | TS00 |
| 6 A   | C9            | _        | _       | -     | _                                      | P203         | IRQ2-DS       | CTS2_RTS2/SS2/TXD9/MOSI9/SDA9/MOSIA_A/<br>CTX0/SD0DAT5_A    | GTIOC5A/AGTOA3        | _           | TS18 |
| - 1   | 49            | _        | _       | _     | _                                      | P202         | IRQ3-DS       | SCK2/RXD9/MISO9/SCL9/MISOA_A/CRX0/<br>SD0DAT6_A             | GTIOC5B/AGTOB3        | _           | TS19 |
| 17 C  | 28            | _        | _       | _     | _                                      | P313         | _             | SD0DAT7_A                                                   | _                     | _           | _    |
| 18 D  | 09            | _        | _       | _     | VSS                                    | _            | _             | _                                                           | _                     | _           | _    |
| 19 D  | 08            | _        | _       | _     | VCC                                    | _            | _             | _                                                           | _                     | _           | _    |
| 50 B  | 38            | 33       | _       | _     | TCLK                                   | P214         | _             | QSPCLK/SD0CLK_B                                             | GTIU/AGTO5            | _           | _    |
| 51 A  | 48            | 34       | _       | _     | TDATA0                                 | P211         | _             | QIO0/SD0CMD_B                                               | GTIV/AGTOA5           | _           | _    |
| 52 B  | 37            | 35       | _       | _     | TDATA1                                 | P210         | _             | QIO1/SD0CD                                                  | GTIW/AGTOB5           | _           | _    |
| 3 C   | 27            | 36       | _       | _     | TDATA2                                 | P209         | _             | QIO2/SD0WP                                                  | GTOVUP/AGTEE5         | _           | _    |
| 54 A  | <b>A</b> 7    | 37       | 24      | C5    | TDATA3                                 | P208         | _             | QIO3/SD0DAT0_B                                              | GTOVLO                | _           | _    |
| 55 C  | 26            | 38       | 25      | C4    | RES                                    | _            | _             | _                                                           | _                     | _           | _    |
| 56 B6 | 36            | 39       | 26      | B4    | MD                                     | P201         | _             | _                                                           | _                     | _           | _    |
| _     |               | 40       | 27      | A4    | _                                      | P200         | NMI           | _                                                           | _                     | _           | _    |
|       | 24            | _        | _       | _     | _                                      | P312         | _             | CTS3_RTS3/SS3                                               | AGTOA1                | _           | _    |
|       | 35            | _        |         | _     | _                                      | P311         | _             | SCK3                                                        | AGTOB1                | _           | _    |
| -     | 25            |          |         |       | _                                      | P310         | _             | TXD3/MOSI3/SDA3/QIO3                                        | AGTEE1                |             |      |
| _     |               | _        |         |       | _                                      | P309         | _             |                                                             |                       | _           | _    |
| _     | A5<br>C3      | _        | _       |       | _                                      | P309         | _             | RXD3/MISO3/SCL3/QIO2<br>CTS3/QIO1                           | AGTOA4                | _           | _    |
| _     | -             |          |         |       |                                        |              |               |                                                             | AGTOB4                |             | _    |
| _     | $\rightarrow$ | 41       | _       | _     | _                                      | P307         | _             | QIOO                                                        | GTOUUP_D/AGTEE4       | _           | _    |
| _     | _             | 42       | _       |       | _                                      | P306         | _             | QSSL                                                        | GTOULO_D/AGTOA2       | _           | _    |
| _     | -             | 43       | _       | _     | _                                      | P305         | IRQ8          | QSPCLK                                                      | GTOWUP/AGTOB2         | _           | _    |
| _     | _             | 44       | 28      | A3    | _                                      | P304         | IRQ9          | _                                                           | GTOWLO/GTIOC7A/AGTEE2 | _           | _    |
| _     | _             | 45       | _       | _     | VSS                                    | _            | _             | _                                                           | _                     | _           | _    |
| _     |               | 46       | _       | _     | VCC                                    | _            | _             | _                                                           | _                     | _           | _    |
| 69 A  | 12            | 47       | 29      | В3    | _                                      | P303         | _             | CTS9                                                        | GTIOC7B               | _           | _    |
| 70 A  | <b>A1</b>     | 48       | 30      | C3    | _                                      | P302         | IRQ5          | TXD2/MOSI2/SDA2/TXDX2/SIOX2/SSLA3_B                         | GTOUUP/GTIOC4A        | _           | _    |
| 71 B: | 32            | 49       | 31      | B2    | _                                      | P301         | IRQ6          | RXD2/MISO2/SCL2/RXDX2/CTS9_RTS9/SS9/<br>SSLA2_B             | GTOULO/GTIOC4B/AGTIO0 | _           | _    |
| ′2 B  | 31            | 50       | 32      | A2    | TCK/SWCLK                              | P300         | _             | SSLA1_B                                                     | GTOUUP/GTIOC0A        | -           | _    |
| 73 C  | 02            | 51       | 33      | A1    | TMS/SWDIO                              | P108         |               | CTS9_RTS9/SS9/SSLA0_B                                       | GTOULO/GTIOC0B/AGTOA3 | _           | _    |
| 74 D: | 02            | 52       | 34      | B1    | TDO/SWO/CLKOUT                         | P109         |               | TXD9/MOSI9/SDA9/MOSIA_B/CTX1                                | GTOVUP/GTIOC1A/AGTOB3 | _           | _    |
| 75 D  | 03            | 53       | 35      | C2    | TDI                                    | P110         | IRQ3          | CTS2_RTS2/SS2/RXD9/MISO9/SCL9/MISOA_B/CRX1                  | GTOVLO/GTIOC1B/AGTEE3 | _           | -    |
| 76 C  | 01            | 54       | 36      | C6    | _                                      | P111         | IRQ4          | SCK2/SCK9/RSPCKA_B                                          | GTIOC3A/AGTOA5        | _           | _    |
| 77 E  | ≣2            | 55       | 37      | C1    | _                                      | P112         | _             | TXD2/MOSI2/SDA2/TXDX2/SIOX2/SCK1/<br>SSLA0_B/QSSL/SSIBCK0_B | GTIOC3B/AGTOB5        | _           | _    |
| 78 D  | 01            | 56       | 38      | D5    | _                                      | P113         |               | RXD2/MISO2/SCL2/RXDX2/SSILRCK0/SSIFS0_B                     | GTIOC2A/AGTEE5        | _           | _    |
| '9 E  | ≣3            | 57       | _       | _     | _                                      | P114         | _             | CTS9/SSIRXD0_B                                              | GTIOC2B/AGTIO5        | _           | _    |
| 30 E  | ≣1            | 58       | _       | _     | _                                      | P115         | _             | SSITXD0_B                                                   | GTIOC4A               | _           | _    |
| 31 E4 | <b>E</b> 4    | _        | _       | _     | VCC                                    | _            | _             | _                                                           | _                     | _           | _    |
| 32 D  | 05            | _        | _       | _     | VSS                                    | _            | _             | _                                                           | _                     | _           | _    |
| 33 F  | -3            | 59       | _       | _     | _                                      | P608         | _             | _                                                           | GTIOC4B               | _           | _    |
| 34 F  | =1            | 60       | _       | _     | _                                      | P609         | _             | CTX1                                                        | GTIOC5A/AGTO5         | _           | _    |
| 35 G  | 33            | 61       | _       | _     | _                                      | P610         | _             | CRX1                                                        | GTIOC5B/AGTO4         | _           | _    |
| 36 G  | G1            | _        | _       | _     | CACREF/CLKOUT                          | P611         | _             | _                                                           | AGTO3                 | _           | _    |
| _     | 2             | _        |         | _     | _                                      | P612         | _             | _                                                           | AGTO2                 | _           | _    |
|       | -<br>-<br>    | _        |         | _     | _                                      | P613         | _             | _                                                           | AGTO1                 | _           | _    |
|       | 32            | _        |         | _     | _                                      | P614         | _             | _                                                           | AGTO0                 | _           | _    |



# 32F429IDISCOVERY

# Discovery kit with STM32F429ZI MCU

Data brief

#### **Features**

- STM32F429ZIT6 microcontroller featuring 2 Mbytes of Flash memory, 256 Kbytes of RAM in an LQFP144 package
- On-board ST-LINK/V2 on STM32F429I-DISCO or ST-LINK/V2-B on STM32F429I-DISC1
- mbed<sup>™</sup>-enabled (mbed.org) with ST-LINK/V2-B only
- · USB functions:
  - debug port
  - virtual COM port with ST-LINK/V2-B only
  - mass storage with ST-LINK/2-B only
- Board power supply: through the USB bus or from an external 3 V or 5 V supply voltage
- 2.4" QVGA TFT LCD
- 64-Mbit SDRAM
- L3GD20, ST MEMS motion sensor 3-axis digital output gyroscope
- Six LEDs:
  - LD1 (red/green) for USB communication
  - LD2 (red) for 3.3 V power-on
  - Two user LEDs: LD3 (green), LD4 (red)
  - Two USB OTG LEDs: LD5 (green) VBUS and LD6 (red) OC (over-current)
- Two push-buttons (user and reset)
- USB OTG with micro-AB connector
- Extension header for LQFP144 I/Os for a quick connection to the prototyping board and an easy probing
- Comprehensive free software including a variety of examples, part of STM32CubeF4 package or STSW-STM32138 for legacy standard libraries usage



1. Picture not contractual.

## **Description**

The STM32F429 Discovery kit (32F429IDISCOVERY) allows users to easily develop applications with the STM32F429 high-performance MCUs with ARM® Cortex®-M4 core.

It includes an ST-LINK/V2 or ST-LINK/V2-B embedded debug tool, a 2.4" QVGA TFT LCD, an external 64-Mbit SDRAM, an ST MEMS gyroscope, a USB OTG micro-AB connector, LEDs and push-buttons.



System requirements 32F429IDISCOVERY

# System requirements

- Windows<sup>®</sup> OS (XP, 7, 8)
- USB type A to Mini-B cable

# **Development toolchains**

- IAR EWARM (IAR Embedded Workbench®)
- Keil<sup>®</sup> MDK-ARM<sup>™</sup>
- GCC-based IDEs (free AC6: SW4STM32, Atollic<sup>®</sup> TrueSTUDIO<sup>®</sup>,...)
- ARM<sup>®</sup> mbed<sup>™</sup> online

#### **Demonstration software**

The demonstration software is preloaded in the board Flash memory. It displays on the screen icons to run different applications: clock/calendar, a game, a video player and an image browser, performance monitoring and system information.

The latest versions of the demonstration source code and associated documentation can be downloaded from the www.st.com/stm32f4-discovery webpage.

# **Ordering information**

To order the Discovery kit for the STM32F429 line of microcontrollers, refer to Table 1.

Table 1. List of the order codes

| Order code       | ST-LINK version             |  |  |
|------------------|-----------------------------|--|--|
| STM32F429I-DISCO | ST-LINK/V2                  |  |  |
| STM32F429I-DISC1 | ST-LINK/V2-B (mbed-enabled) |  |  |

32F429IDISCOVERY Revision history

# **Revision history**

**Table 2. Document revision history** 

| Date        | Revision | Changes                                                                                                                                                                                           |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 06-Sep-2013 | 1        | Initial version.                                                                                                                                                                                  |
| 29-Sep-2014 | 2        | Updated Section: Features and Section: Description to introduce STM32cubeF4 and STSW-STM32138. Updated ST MEMS feature. Updated Section: System requirements and Section: Development toolchains. |
| 23-Oct-2015 | 3        | Updated Section : Features, Section : Description, Section : Ordering information.                                                                                                                |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2015 STMicroelectronics - All rights reserved