# Sohaib El-Araby Ali

Digital Design Engineer

#### **EDUCATION**

## • Faculty Of Engineering Alexandria University, Alexandria

2025-2020 CGPA/Percentage: 3,28

Communication and Electronics Department

High Education Military Status: Final exemption from The army

## COMMUNICATION INFO

Phone Num: 01094646362

Gmail: sohibalaraby9@gmail.com

linkedin Github

## GRADUATION PROJECT

Alexandria University

# PCIe Gen 5 MAC Layer Functional Verification (Grade: A+)

2025

- Developing a UVM-based verification environment for PCIe Gen 5 physical (MAC) layer.
- Have been fully involved in the development of many components and objects in the verification environment, like Scoreboards, Monitors, Error injection sequences.
- Working on many features like Linkup, Recovery, Error injection.
- Collaborated with a team to identify and solve both design and environment bugs.
- Performing synthesis on the design.

## TECHNICAL PROJECTS

# •ALU Verification Based on UVM

In System Verilog, UVM

- The project involved the application of OOP concepts and the utilization of UVM structure and verification principles. A complete UVM environment was developed for testing ALU functionality, incorporating all UVM structural components and a coverage collector to address all corner cases, achieving 100% functional coverage.

# •UART Verification Based on UVM

In System Verilog, UVM

- The project involved the development of a complete UVM environment to verify the two primary components of a UART protocol design: the transmitter and the receiver. A bug was identified in the receiver's FSM that prevented correct data reception. The issue was resolved by modifying the FSM, followed by retesting to confirm functionality. The verification process achieved 99.4% coverage. This project is 100% on me

## •UVM Agent For PCIe GEN 5 RX PIPE Interface

In System Verilog, UVM

The project involved building a UVM agent to monitor Traning sequece one and two, analyze them, then predict the receiver's current state based on these packets and use these results to verify the RX LTSSM FSM. This was part of my graduation project and required significant effort, studying, analytical skills, debugging skills, and a deep understanding of the specifications. This agent covers most of the state transitions of the RX LTSSM of PCIe. This project is 100% on me

#### •Two UVM Scoreboard For UPstream And Downstream PCIe GEN5 devices

 $In\ SystemVerilog,\ UVM$ 

- These 2 scoreboards check the type and number of ordersets TS1, TS2, IDLE, EIOS sent and whether they are compatible with the current state and whether the next state to which it will be transferred is correct according to the above. All possible possibilities such as time out and other cases were considered. Each scoreboard serves both the receiver and the transmiter. This project is 100% on me.

## •Single Cycle 32-bit RISC V (RV32I) Microprocessor

In System Verilog

- The project focused on studying the RISC-V instruction set architecture, designing an architecture to support all integer instructions, developing RTL code for the RV32I architecture, and verifying its functionality through direct testing. This project enhanced personal knowledge of Computer Architecture. This project is 100% on me

## •Single Cycle 32-bits MIPS Microprocessor Design

In Verilog

- The project involved designing and implementing all blocks required for MIPS functionality, with each block verified through direct testing using individual testbenches to ensure compliance with specifications. In this project, studying Computer Architecture was essential. A comprehensive testbench was then developed for the entire design, and functionality was validated using two programs, producing correct outputs. This project is 100% on me

## •UART Design

In System Verilog

- UART (Universal Asynchronous Receiver/Transmitter) is a hardware communication protocol used for asynchronous serial communication between devices. The project involved designing and implementing the transmitter and receiver, followed by the development of individual testbenches for each. Subsequently, the transmitter and receiver were interconnected, and a comprehensive testbench was created to verify the complete system. This project is 100% on me

# •Circular FIFO Memory Design

In System Verilog

- FIFO is a critical memory type used in various applications, such as UART. The project involved building a circular FIFO with two variables to track the head and tail positions. When the head or tail reaches the end of the memory, it wraps around to the beginning. Two additional variables monitor the FIFO status: one prevents read operations when the FIFO is empty (underflow), and the other prevents write operations when the FIFO is full (overflow). A testbench was developed to verify the design through direct testing. This project is 100% on me

# ACADEMIC COURSES

6- Solid Devices 7- Digital IC 8- VLSI 9- Computer Architecture 10- Operating Systems

11- Data Structures 12- Micro Processors

# TECHNICAL SKILLS AND INTERESTS

Languages: Arabic (Native Speaker), English (Very Good) Developer Tools: Modelsim, Questasim, EDA-playground Good Knowledge at HDL: Verilog, Systemverilog, VHDL Good Knowledge at Verification Methodology: UVM

Good knowledge at: SVA, CDC, STA, OOP, Computer Architecture, PCIe, MIPs Architecture,

RISC V Architecture, UART, Operating System, VLSI

Good Knowledge at: Supervised Machine Learning, Neural Network, Convolutional Neural Network

Soft Skills: Team Work, Communication Skills, Passion For Learning, Time Management

Operating Systems: Linux Operating System, Windows Programming Languages: C Programming, Python

Areas of Interest: Design & Verification Of Digital Integrated Circuits

### EXPERIENCE

•MIA Technical Team

Electronics Engineer

Alexandria

- Responsible for creating Python scripts to automate regular software tasks, as well as developing Python machine learning models and computer vision models.
- Also responsible for designing the entire hardware system of the ROV and all related PCB circuits.
- Additionally, participated in the MATE ROV regional competition, where The team won 3rd place.

## •IEEE SSCS Alex SC

1 year

Alexandria

– A member of the IEEE SSCS Alex SC Digital IC subteam.

# Verification Diploma

Member

2 months

– Studied for 2 months a verification diploma under the supervision of Eng.Sherif Hosny. Through this diploma I studied SystemVerilog, SystemVerilog OOP, SVA, and UVM.