

# A Report Submitted as Requirements for the Mini Project 2A Course of Semester V, AY 2024-2025

#### Submitted by

Jaden Fernandes Roll No. 19 Ayush Gajbhiye Roll No. 23 Soham Ghadigaonkar Roll No. 27 Priyanshu Sakharkar Roll No. 46

 $Supervised \ by$  Ms. Aparna Telgote and Ms. Lakshmi Iyer

Department of Electronics & Telecommunication Engineering  $The\ Bombay\ Salesian\ Society's \\ Don\ Bosco\ Institute\ of\ Technology,\ Mumbai\ India$ 

Oct, 2024



# The Bombay Salesian Society's Don Bosco Institute of Technology

(Affiliated to the University of Mumbai) Premier Automobiles Road, Kurla, Mumbai - 400070

## Certificate

This is to certify that the Mini project entitled **Secure Package Reception Box** is a work of

| Jaden Fernandes     | 19        |
|---------------------|-----------|
| Ayush Gajbhiye      | <b>23</b> |
| Soham Ghadigaonkar  | <b>27</b> |
| Priyanshu Sakharkar | 46        |

submitted as fulfilment of the requirement for the Mini Project 2A of "Semester V" in "Third Year of Engineering AY 2024-2025".

| (Ms. Aparna Telgote) | (Ms. Lakshmi Iyer) | (Ms. Namita Agarwal) |
|----------------------|--------------------|----------------------|
| Project Guide        | Project Guide      | HOD, EXTC            |



# The Bombay Salesian Society's Don Bosco Institute of Technology

(Affiliated to the University of Mumbai) Premier Automobiles Road, Kurla, Mumbai - 400070

### Mini Project 2A Report Approval

This Mini project report entitled 'Secure Package Reception Box' by Ayush Gajbhiye, Soham Ghadigaonkar, Jaden Fernandes and Priyanshu Sakharkar is approved for the completion of Mini Project 2A course of Sem V of AY 2024-2025 in Dept. of Electronics & Telecommunication Engineering.

#### **Examiners**

| 1 |
|---|
| 2 |
|   |

Place: Kurla, Mumbai

Date : / /

### **Declaration**

I declare that this written submission represents my ideas in my own words and where others' ideas or words have been included, I have adequately cited and referenced the original sources. I also declare that I have adhered to all principles of academic honesty and integrity and have not misrepresented or fabricated or falsified any idea / data / fact / source in my submission. I understand that any violation of the above will be cause for disciplinary action by the Institute and can also evoke penal action from the sources which have thus not been properly cited or from whom proper permission has not been taken when needed.

### **Group Members**

|       |   | 1 |  |
|-------|---|---|--|
|       |   | 2 |  |
|       |   | 3 |  |
|       |   | 4 |  |
|       |   |   |  |
| Date: | / | / |  |

#### Abstract

The Secure Package Reception Box is an innovative IoT-based system designed to facilitate the secure delivery of packages without the recipient being physically present. The system incorporates an STM32 microcontroller, an IR sensor, a GSM module (SIM800L), and a servo motor to enable a controlled access mechanism. When a delivery personnel approaches the box, the IR sensor detects the presence, triggering the system to send a One-Time Password (OTP) to the recipient via the GSM module. The recipient can remotely unlock the box by providing the OTP, allowing the delivery personnel to securely place the package inside. Once the package is deposited, the servo motor locks the box, and a notification is sent to the recipient confirming the successful delivery. This system ensures the safety of packages and addresses the increasing need for secure deliveries in urban environments. The project demonstrates a practical application of microcontrollers, wireless communication, and IoT for enhanced convenience and security.

# Contents

### Certificate

| 1        | Intr | roduction                           | 2  |
|----------|------|-------------------------------------|----|
|          | 1.1  | Problem Statement                   | 3  |
|          | 1.2  | Objectives                          | 3  |
| <b>2</b> | Sys  | tem Design                          | 4  |
|          | 2.1  | Block Diagram                       | 4  |
|          | 2.2  | Circuit Diagram                     | 4  |
| 3        | Imp  | olementation                        | 7  |
|          | 3.1  | Component Selection                 | 7  |
|          | 3.2  | Microcontroller                     | 7  |
|          | 3.3  | GSM Module                          | 8  |
|          | 3.4  | Servo Motor                         | 8  |
|          | 3.5  | List of Components                  | 8  |
| 4        | Me   | thodology                           | 10 |
|          | 4.1  | Understanding the Requirements      | 10 |
|          | 4.2  | Component Selection and Procurement | 11 |
|          | 4.3  | System Design                       |    |
|          |      | 4.3.1 Block Diagram                 |    |
|          |      | 4.3.2 Circuit Diagram               | 12 |

|              | 4.4   | Coding and Software Implementation | 12 |
|--------------|-------|------------------------------------|----|
|              | 4.5   | Testing and Debugging              | 13 |
|              | 4.6   | Refinement and Optimization        | 14 |
|              | 4.7   | Deployment                         | 14 |
| 5            | Res   | ${ m ults}$                        | 15 |
| 6            | Con   | nclusion                           | 18 |
| Bi           | bliog | graphy                             | 18 |
| $\mathbf{A}$ | Dat   | asheets                            | 20 |
|              | A.1   | STM32 Microcontroller Datasheet    | 20 |
|              | A.2   | SIM800L GSM Module Datasheet       | 45 |
| В            | Cod   | le                                 | 63 |

# List of Tables

|  | 3.1 | List of | Components |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|--|-----|---------|------------|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|
|--|-----|---------|------------|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|--|

# List of Figures

| 2.1 | Block Diagram of the Secure Package Reception   |    |
|-----|-------------------------------------------------|----|
|     | Box                                             | 5  |
| 2.2 | Circuit Diagram of the Secure Package Reception |    |
|     | Box                                             | 6  |
| 5.1 | Working Result Of Project                       | 17 |

# Chapter 1

### Introduction

In the modern age of e-commerce and online shopping, the number of package deliveries has skyrocketed. However, with this convenience comes the risk of stolen packages, also known as "porch piracy." According to recent studies, millions of packages are stolen annually, with losses reaching billions of dollars worldwide.

The Secure Package Reception Box aims to address this issue by providing a secure and automated solution. By using a combination of sensors, GSM communication, and OTP-based access, the box ensures that packages are securely stored and accessible only to authorized individuals.

#### 1.1 Problem Statement

The increasing frequency of package thefts has led to a growing demand for secure delivery solutions. Traditional methods, such as leaving packages on porches or with neighbors, are often unreliable and can lead to theft or damage. The goal of this project is to design and develop a secure, user-friendly package reception system that ensures the safety of delivered items.

### 1.2 Objectives

The objectives of the Secure Package Reception Box include:

- Preventing unauthorized access to delivered packages.
- Providing real-time notifications to the package recipient.
- Ensuring ease of use for delivery personnel.
- Maintaining affordability and reliability.

## Chapter 2

# System Design

### 2.1 Block Diagram

Below is the block diagram representing the major components used in the project.

The block diagram consists of an STM32 microcontroller that interfaces with the IR sensor, GSM module, and servo motor. The IR sensor detects the delivery personnel, triggering the GSM module to send an OTP to the recipient. The servo motor controls the locking mechanism of the box.

#### 2.2 Circuit Diagram

The detailed circuit diagram for the Secure Package Reception Box is shown below:

The circuit diagram shows how the STM32 microcontroller connects to the various components. The GSM module is responsible for sending OTPs, while the IR sensor detects the presence of the delivery personnel. The servo motor is controlled by the microcontroller to lock and unlock the box.



Figure 2.1: Block Diagram of the Secure Package Reception Box



Figure 2.2: Circuit Diagram of the Secure Package Reception Box

## Chapter 3

## **Implementation**

### 3.1 Component Selection

Each component in the Secure Package Reception Box was selected based on specific criteria such as cost, reliability, and ease of integration.

#### 3.2 Microcontroller

The STM32 microcontroller was chosen for its low power consumption and high performance. It is capable of handling multiple inputs and outputs, making it ideal for this project. Key features of the STM32:

Multiple GPIO pins for peripheral control (such as sensors and motors). UART communication, essential for interfacing with the GSM module. Low power consumption modes, ensuring efficient energy usage. PWM capability for precise control of the servo motor used in the locking mechanism. The STM32 is crucial to the system's performance, managing the flow of data and controlling when to send SMS alerts and activate the locking/unlocking mechanism.

#### 3.3 GSM Module

The SIM800L GSM module is responsible for sending OTPs to the recipient. It supports both SMS and voice communication, ensuring reliable delivery of OTPs even in areas with poor network coverage. Key features of the SIM800L:

Small and compact: Fits easily into the design of the project. Low power consumption: Ideal for systems where power efficiency is a concern. Global SMS capabilities: Can send and receive SMS anywhere using standard AT commands. The SIM800L is the key component for communication between the system and the user, allowing for real-time updates and secure interactions.

#### 3.4 Servo Motor

The MG90S servo motor is used to control the locking mechanism. It is compact, affordable, and provides sufficient torque to open and close the box. Key features of the MG995:

High torque: Capable of handling the mechanical locking system. Precise movement: Controlled by PWM signals for accurate opening and closing. Durability: Suitable for prolonged use in various environmental conditions. The servo motor is essential for the physical operation of the box, ensuring it opens and locks securely upon verification.

#### 3.5 List of Components

The table below lists all the components used in the Secure Package Reception Box.

| Component             | Specification   | Quantity | Price (in Rs.) |
|-----------------------|-----------------|----------|----------------|
| IR Sensor             | Infrared Sensor | 01       | 100            |
| GSM Module            | SIM800L         | 01       | 245            |
| Servo Motor           | MG90S           | 01       | 150            |
| STM32 Microcontroller | ARM Cortex-M    | 01       | 400            |
| Total                 |                 |          | 895            |

Table 3.1: List of Components

# Chapter 4

# Methodology

The methodology for building the **Secure Package Reception Box** involves several stages that ensure proper planning, designing, and implementation of the system. The project combines both hardware and software components to achieve a seamless package reception solution. Below are the detailed steps followed during the project development.

### 4.1 Understanding the Requirements

The first step in the methodology was to identify the specific requirements of the Secure Package Reception Box. The main objectives included:

- The ability to securely receive packages even when the user is not present.
- Secure authentication using an OTP sent to the user.
- Automation of the locking and unlocking mechanism.
- A system that can notify the user when a delivery has been made.

The functional requirements were translated into measurable technical specifications to guide the hardware and software design.

### 4.2 Component Selection and Procurement

The next step was to select the appropriate components that fulfill the system's requirements. The main components chosen were:

- STM32 Microcontroller: A powerful and efficient microcontroller to manage all system operations.
- IR Sensor: To detect when a delivery person approaches the box.
- SIM800L GSM Module: To send OTPs and notifications via SMS.
- MG995 Servo Motor: To control the opening and closing mechanism of the box.
- Power Supply Unit: To power the components.

Each component was carefully selected based on availability, cost-effectiveness, and ease of integration.

### 4.3 System Design

Once the components were selected, the next step involved designing the system at both the block and circuit levels.

#### 4.3.1 Block Diagram

The block diagram outlines the overall functionality of the system, showing how different components communicate with each other. The IR sensor detects the approach of the delivery person, the GSM module sends the OTP to the user, and the servo motor handles the locking and unlocking mechanism based on user authentication. As shown in figure 2.1 [1]

#### 4.3.2 Circuit Diagram

The detailed circuit diagram was created to show how each hardware component would be connected. The microcontroller is central, connected to the IR sensor for detection, the GSM module for sending and receiving SMS, and the servo motor for mechanical control. The power supply and ground connections were also mapped to ensure all components function correctly. As shown in figure 2.2 [2]

### 4.4 Coding and Software Implementation

The next step in the methodology involved writing the soft-ware to control the Secure Package Reception Box. The STM32 microcontroller was programmed using C/C++ language with specific libraries for hardware interfacing.

Key functionalities included:

• Reading from the IR Sensor: The microcontroller continuously monitors the IR sensor to detect the presence of the delivery person.

- Sending OTP via GSM Module: Once the IR sensor detects someone, the GSM module sends a unique OTP to the user's mobile phone. This is done using AT commands sent through the UART interface.
- User Verification and Motor Control: The user enters the OTP on their phone. If the OTP is verified successfully, the microcontroller signals the servo motor to unlock the box, allowing the delivery to be placed. After a few seconds, the motor locks the box again.
- Notification System: Once the package is secured, the GSM module sends a confirmation SMS to the user.

### 4.5 Testing and Debugging

Once the system was designed and coded, the next step involved rigorous testing. The system was tested in various scenarios to ensure all components worked together as expected. Testing included:

- Sensor Testing: Ensuring that the IR sensor accurately detects the delivery person and triggers the OTP system.
- **GSM Module Testing**: Verifying that the module sends OTPs and receives user verification messages correctly.
- Motor Testing: Ensuring the servo motor unlocks and locks the box as expected.
- System Integration Testing: Ensuring that the entire system works cohesively from detection to locking, with proper user notification.

Any bugs found during testing were debugged and corrected.

[3]

### 4.6 Refinement and Optimization

After the testing phase, any inefficiencies in the system were identified, and the software and hardware were optimized for better performance. For example, the software was refined to ensure quicker OTP generation and reduced delay in the servo motor operation. The power consumption was also optimized by using low-power modes of the microcontroller when the system was idle.

### 4.7 Deployment

Finally, after successful testing and optimization, the system was prepared for deployment. The microcontroller, along with all sensors and the servo motor, were securely placed inside the package reception box. The GSM module was fitted for reliable mobile network communication, ensuring that the user could receive OTPs and notifications from anywhere.

The final system was tested once again after deployment to ensure real-world functionality and robustness. [4]

### Chapter 5

### Results

The system was tested under various scenarios to ensure reliability and functionality. The tests included real-world delivery simulations where the delivery personnel approached the box, entered the OTP, and successfully placed the package. Key findings from the testing process are as follows:

- The IR sensor was able to detect the delivery personnel's presence from up to 5 meters away, triggering the OTP sending process.
- The GSM module was tested across multiple network environments, with an OTP delivery success rate of 98% within 5 seconds.
- The servo motor was able to lock and unlock the box consistently, with no mechanical failures during the test period.
- Battery life for the microcontroller and attached sensors lasted over 72 hours in standby mode before needing a recharge.

The results show that the Secure Package Reception Box is both functional and reliable in preventing unauthorized access to delivered packages. The automated system worked as expected, providing secure package storage and real-time notifications to the recipient. As shown in figure 5.1



Figure 5.1: Working Result Of Project

### Chapter 6

### Conclusion

The Secure Package Reception Box provides a robust solution to the issue of package theft. The combination of sensors, GSM communication, and an OTP-based locking mechanism ensures that delivered packages are stored securely and accessed only by authorized individuals.

By integrating affordable and reliable components, the system offers a practical and effective way to enhance security for delivered items. The project has demonstrated that it is possible to build an automated solution that is both user-friendly and cost-efficient.

Future work can focus on improving the system's usability by integrating additional features, such as facial recognition for delivery personnel or IoT connectivity for remote management. Overall, the Secure Package Reception Box is a step forward in providing a technological solution to an increasingly prevalent problem in modern society.

# **Bibliography**

- [1] M. Alghfeli, M. Alnuaimi, N. Alsebaiha, S. Alnuaimi, B. Pradeep, and P. Kulkarni, "Droparcel: Smart system for secure parcel delivery," in 2022 IEEE 12th International Conference on Consumer Electronics (ICCE-Berlin). IEEE, 2022, pp. 1–6.
- [2] X. Zhang, J. Liu, Y. Li, Q. Cui, X. Tao, and R. P. Liu, "Blockchain based secure package delivery via ridesharing," in 2019 11th International Conference on Wireless Communications and Signal Processing (WCSP). IEEE, 2019, pp. 1–6.
- [3] R. Bhusithipatkool, "Delivery performance improvement: a case of a secure logistics provider," 2016.
- [4] A. Vallin, "Secure delivery system using blockchain technology," 2018.

# Appendix A

# **Datasheets**

This chapter includes the datasheets of the components used in the project.

#### A.1 STM32 Microcontroller Datasheet

Below are the relevant pages from the STM32 microcontroller datasheet.

#### 1 Introduction

This document provides the ordering information and mechanical device characteristics of the STM32F103x8 and STM32F103xB medium-density performance line microcontrollers. For more details on the whole STMicroelectronics STM32F103xx family, refer to Section 2.2: Full compatibility throughout the family.

The medium-density STM32F103xx datasheet must be read in conjunction with the low-, medium-, and high-density STM32F10xxx reference manual. For information on the device errata with respect to the datasheet and reference manual, refer to the STM32F103x8/B errata sheet (ES096). The errata sheet, reference manual, and flash programming manual are all available on the STMicroelectronics website *www.st.com*.

For information on the Arm<sup>®(a)</sup> Cortex<sup>®</sup>-M3 core refer to the Cortex<sup>®</sup>-M3 Technical Reference Manual, available from the www.arm.com website.

#### 2 Description

The STM32F103xx medium-density performance line family incorporates the high-performance Arm® Cortex®-M3 32-bit RISC core operating at a 72 MHz frequency, high-speed embedded memories (Flash memory up to 128 Kbytes and SRAM up to 20 Kbytes), and an extensive range of enhanced I/Os and peripherals connected to two APB buses. All devices offer two 12-bit ADCs, three general purpose 16-bit timers plus one PWM timer, as well as standard and advanced communication interfaces: up to two I<sup>2</sup>Cs and SPIs, three USARTs, an USB and a CAN.

The devices operate from a 2.0 to 3.6 V power supply. They are available in both the –40 to +85°C temperature range and the –40 to +105 °C extended temperature range. A comprehensive set of power-saving mode allows the design of low-power applications.

The STM32F103xx medium-density performance line family includes devices in six different package types: from 36 pins to 100 pins. Depending on the device chosen, different sets of peripherals are included, the description below gives an overview of the complete range of peripherals proposed in this family.

These features make the STM32F103xx medium-density performance line microcontroller family suitable for a wide range of applications such as motor drives, application control, medical and handheld equipment, PC and gaming peripherals, GPS platforms, industrial applications, PLCs, inverters, printers, scanners, alarm systems, video intercoms, and HVACs.

arm

a. Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere.



DS5319 Rev 19 9/114

#### 2.1 Device overview

Table 2. STM32F103xx medium-density device features and peripheral counts

|               | Peripheral         | STM32        | F103Tx | STM32       | F103Cx       | STM32                    | F103Rx               | STM32F103Vx                       |       |  |  |  |
|---------------|--------------------|--------------|--------|-------------|--------------|--------------------------|----------------------|-----------------------------------|-------|--|--|--|
| Flash         | ı - Kbytes         | 64           | 128    | 64          | 64 128       |                          | 128                  | 64                                | 128   |  |  |  |
| SRAI          | Ͷ - Kbytes         | 2            | 0      | 2           | 0            | 2                        | 0                    | 20                                |       |  |  |  |
| Timers        | General-purpose    | 3            | 3      | 3           | 3            | 3                        | 3                    | 3                                 |       |  |  |  |
| Tim           | Advanced-control   | ,            | I      | ,           |              | ,                        | I                    | ,                                 | I     |  |  |  |
| _             | SPI                | ,            | 1      | 2           | 2            | 2                        | 2                    | 2                                 | 2     |  |  |  |
| atio          | I <sup>2</sup> C   | ,            | 1      | 2           | 2            | 2                        | 2                    | 2                                 |       |  |  |  |
| Junic         | USART              | 2            | 2      | 3           | 3            | 3                        | 3                    | 3                                 |       |  |  |  |
| Communication | USB                | ,            | I      | ,           |              | ,                        | 1                    | 1                                 |       |  |  |  |
| O             | CAN                | ,            | 1      | ,           |              |                          | 1                    | 1                                 |       |  |  |  |
| GPIO          | s                  | 2            | 6      | 3           | 7            | 5                        | 1                    | 80                                |       |  |  |  |
|               | t synchronized ADC | _            | 2      | 2           | _            | 2                        | _                    | 2                                 |       |  |  |  |
| Numb          | per of channels    | 10 cha       | annels | 10 cha      | annels       | 16 chai                  | nnels <sup>(1)</sup> | 16 channels                       |       |  |  |  |
| CPU           | frequency          | 72 MHz       |        |             |              |                          |                      |                                   |       |  |  |  |
| Opera         | ating voltage      | 2.0 to 3.6 V |        |             |              |                          |                      |                                   |       |  |  |  |
| Opera         | ating temperatures |              | •      |             |              | °C / -40 to<br>°C (see 7 |                      | (see Tab                          | le 9) |  |  |  |
| Pack          | ages               | VFQF         | PN36   | LQF<br>UFQF | P48,<br>PN48 |                          | P64,<br>GA64         | LQFP100,<br>LFBGA100,<br>UFBGA100 |       |  |  |  |

On the TFBGA64 package only 15 channels are available (one analog input pin has been replaced by V<sub>REF+</sub>).



10/114 DS5319 Rev 19



Figure 1. STM32F103xx performance line block diagram

- 1.  $T_A = -40$ °C to +105°C (junction temperature up to 125°C).
- 2. AF = alternate function on I/O port pin.



Figure 2. Clock tree

- When the HSI is used as a PLL clock input, the maximum system clock frequency that can be achieved is 64 MHz.
- For the availability of the USB function both HSE and PLL must be enabled, with USBCLK running at 48 MHz.
- 3. To have an ADC conversion time of 1  $\mu$ s, APB2 must be at 14 MHz, 28 MHz, or 56 MHz.

47/

Table 5. Medium-density STM32F103xx pin definitions

|          |         |                 | Pins              |        |         |          | lealum-density 5 i                 |                     |                            |                                                  | Alternate fu | nctions <sup>(4)</sup> |
|----------|---------|-----------------|-------------------|--------|---------|----------|------------------------------------|---------------------|----------------------------|--------------------------------------------------|--------------|------------------------|
| LFBGA100 | UFBG100 | LQFP48/UFQFPN48 | TFBGA64           | LQFP64 | LQFP100 | VFQFPN36 | Pin name                           | Type <sup>(1)</sup> | I / O Level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default      | Remap                  |
| А3       | B2      | ı               | -                 | ı      | 1       | -        | PE2                                | I/O                 | FT                         | PE2                                              | TRACECK      | -                      |
| В3       | A1      | ı               | -                 | ı      | 2       | -        | PE3                                | I/O                 | FT                         | PE3                                              | TRACED0      | -                      |
| С3       | B1      | 1               | -                 | ı      | 3       | -        | PE4                                | I/O                 | FT                         | PE4                                              | TRACED1      | -                      |
| D3       | C2      | -               | -                 | -      | 4       | -        | PE5                                | I/O                 | FT                         | PE5                                              | TRACED2      | -                      |
| E3       | D2      | 1               | -                 | ı      | 5       | -        | PE6                                | I/O                 | FT                         | PE6                                              | TRACED3      | -                      |
| B2       | E2      | 1               | B2                | 1      | 6       | -        | $V_{BAT}$                          | S                   | -                          | $V_{BAT}$                                        | -            | -                      |
| A2       | C1      | 2               | A2                | 2      | 7       | -        | PC13-TAMPER-<br>RTC <sup>(5)</sup> | I/O                 | -                          | PC13 <sup>(6)</sup>                              | TAMPER-RTC   | -                      |
| A1       | D1      | 3               | A1                | 3      | 8       | -        | PC14-OSC32_IN <sup>(5)</sup>       | I/O                 | -                          | PC14 <sup>(6)</sup>                              | OSC32_IN     | -                      |
| B1       | E1      | 4               | B1                | 4      | 9       | 1        | PC15-<br>OSC32_OUT <sup>(5)</sup>  | I/O                 | -                          | PC15 <sup>(6)</sup>                              | OSC32_OUT    | -                      |
| C2       | F2      | -               | -                 | -      | 10      | 1        | V <sub>SS_5</sub>                  | S                   | -                          | $V_{SS_5}$                                       | -            | -                      |
| D2       | G2      | ı               | -                 | ı      | 11      | -        | $V_{DD_5}$                         | S                   | -                          | $V_{DD_5}$                                       | -            |                        |
| C1       | F1      | 5               | C1                | 5      | 12      | 2        | OSC_IN                             | I                   | •                          | OSC_IN                                           | -            | PD0 <sup>(7)</sup>     |
| D1       | G1      | 6               | D1                | 6      | 13      | 3        | OSC_OUT                            | 0                   | -                          | OSC_OUT                                          |              | PD1 <sup>(7)</sup>     |
| E1       | H2      | 7               | E1                | 7      | 14      | 4        | NRST                               | I/O                 | -                          | NRST                                             | -            | -                      |
| F1       | H1      | ı               | E3                | 8      | 15      | -        | PC0                                | I/O                 | -                          | PC0                                              | ADC12_IN10   | -                      |
| F2       | J2      | ı               | E2                | 9      | 16      | -        | PC1                                | I/O                 | _                          | PC1                                              | ADC12_IN11   | -                      |
| E2       | J3      | -               | F2                | 10     | 17      | -        | PC2                                | I/O                 | -                          | PC2                                              | ADC12_IN12   | -                      |
| F3       | K2      | -               | _(8)              | 11     | 18      | -        | PC3                                | I/O                 | _                          | PC3                                              | ADC12_IN13   | -                      |
| G1       | J1      | 8               | F1                | 12     | 19      | 5        | $V_{\rm SSA}$                      | S                   | -                          | $V_{SSA}$                                        | -            | -                      |
| H1       | K1      | ı               | -                 | 1      | 20      | -        | V <sub>REF-</sub>                  | S                   | -                          | V <sub>REF-</sub>                                | -            | -                      |
| J1       | L1      | -               | G1 <sup>(8)</sup> | -      | 21      | -        | V <sub>REF+</sub>                  | S                   | -                          | V <sub>REF+</sub>                                | -            | -                      |
| K1       | M1      | 9               | H1                | 13     | 22      | 6        | $V_{DDA}$                          | S                   | -                          | $V_{DDA}$                                        | -            | -                      |



Table 5. Medium-density STM32F103xx pin definitions (continued)

|          |         |                 | Pins    |        |         |          | -                 |                     |                            |                                                  | Alternate fui                                                                         | nctions <sup>(4)</sup> |
|----------|---------|-----------------|---------|--------|---------|----------|-------------------|---------------------|----------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------|------------------------|
| LFBGA100 | UFBG100 | LQFP48/UFQFPN48 | TFBGA64 | LQFP64 | LQFP100 | VFQFPN36 | Pin name          | Type <sup>(1)</sup> | I / O Level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default                                                                               | Remap                  |
| G2       | L2      | 10              | G2      | 14     | 23      | 7        | PA0-WKUP          | I/O                 | 1                          | PA0                                              | WKUP/<br>USART2_CTS <sup>(9)</sup> /<br>ADC12_INO/<br>TIM2_CH1_<br>ETR <sup>(9)</sup> | -                      |
| H2       | M2      | 11              | H2      | 15     | 24      | 8        | PA1               | I/O                 | 1                          | PA1                                              | USART2_RTS <sup>(9)</sup> /<br>ADC12_IN1/<br>TIM2_CH2 <sup>(9)</sup>                  | -                      |
| J2       | КЗ      | 12              | F3      | 16     | 25      | 9        | PA2               | I/O                 | -                          | PA2                                              | USART2_TX <sup>(9)</sup> /<br>ADC12_IN2/<br>TIM2_CH3 <sup>(9)</sup>                   | -                      |
| K2       | L3      | 13              | G3      | 17     | 26      | 10       | PA3               | I/O                 | -                          | PA3                                              | USART2_RX <sup>(9)</sup> /<br>ADC12_IN3/<br>TIM2_CH4 <sup>(9)</sup>                   | -                      |
| E4       | E3      | -               | C2      | 18     | 27      | -        | V <sub>SS_4</sub> | S                   | 1                          | V <sub>SS_4</sub>                                | -                                                                                     | -                      |
| F4       | НЗ      | -               | D2      | 19     | 28      | -        | V <sub>DD_4</sub> | S                   | 1                          | V <sub>DD_4</sub>                                | -                                                                                     | -                      |
| G3       | МЗ      | 14              | НЗ      | 20     | 29      | 11       | PA4               | I/O                 | 1                          | PA4                                              | SPI1_NSS <sup>(9)</sup> /<br>USART2_CK <sup>(9)</sup> /<br>ADC12_IN4                  | -                      |
| НЗ       | K4      | 15              | F4      | 21     | 30      | 12       | PA5               | I/O                 | -                          | PA5                                              | SPI1_SCK <sup>(9)</sup> /<br>ADC12_IN5                                                | -                      |
| J3       | L4      | 16              | G4      | 22     | 31      | 13       | PA6               | I/O                 | 1                          | PA6                                              | SPI1_MISO <sup>(9)</sup> /<br>ADC12_IN6/<br>TIM3_CH1 <sup>(9)</sup>                   | TIM1_BKIN              |
| К3       | M4      | 17              | H4      | 23     | 32      | 14       | PA7               | I/O                 | 1                          | PA7                                              | SPI1_MOSI <sup>(9)</sup> /<br>ADC12_IN7/<br>TIM3_CH2 <sup>(9)</sup>                   | TIM1_CH1N              |
| G4       | K5      | -               | H5      | 24     | 33      |          | PC4               | I/O                 | -                          | PC4                                              | ADC12_IN14                                                                            | -                      |
| H4       | L5      | -               | H6      | 25     | 34      |          | PC5               | I/O                 | -                          | PC5                                              | ADC12_IN15                                                                            | -                      |
| J4       | M5      | 18              | F5      | 26     | 35      | 15       | PB0               | I/O                 | -                          | PB0                                              | ADC12_IN8/<br>TIM3_CH3 <sup>(9)</sup>                                                 | TIM1_CH2N              |
| K4       | M6      | 19              | G5      | 27     | 36      | 16       | PB1               | I/O                 | -                          | PB1                                              | ADC12_IN9/<br>TIM3_CH4 <sup>(9)</sup>                                                 | TIM1_CH3N              |



DS5319 Rev 19 29/114

Table 5. Medium-density STM32F103xx pin definitions (continued)

|          |         |                 | Pins    |        |         |          | 1-defisity STWI32F |                     |                            |                                                  | Alternate fu                                                                       | nctions <sup>(4)</sup> |
|----------|---------|-----------------|---------|--------|---------|----------|--------------------|---------------------|----------------------------|--------------------------------------------------|------------------------------------------------------------------------------------|------------------------|
| LFBGA100 | UFBG100 | LQFP48/UFQFPN48 | TFBGA64 | LQFP64 | LQFP100 | VFQFPN36 | Pin name           | Type <sup>(1)</sup> | I / O Level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default                                                                            | Remap                  |
| G5       | L6      | 20              | G6      | 28     | 37      | 17       | PB2                | I/O                 | FT                         | PB2/BOOT1                                        | -                                                                                  | -                      |
| H5       | M7      | -               | -       | -      | 38      | -        | PE7                | I/O                 | FT                         | PE7                                              | -                                                                                  | TIM1_ETR               |
| J5       | L7      | -               | -       | -      | 39      | -        | PE8                | I/O                 | FT                         | PE8                                              | -                                                                                  | TIM1_CH1N              |
| K5       | M8      | -               | -       | -      | 40      | -        | PE9                | I/O                 | FT                         | PE9                                              | -                                                                                  | TIM1_CH1               |
| G6       | L8      | -               | -       | -      | 41      | -        | PE10               | I/O                 | FT                         | PE10                                             | -                                                                                  | TIM1_CH2N              |
| H6       | M9      | -               | -       | -      | 42      | -        | PE11               | I/O                 | FT                         | PE11                                             | -                                                                                  | TIM1_CH2               |
| J6       | L9      | -               | -       | -      | 43      | -        | PE12               | I/O                 | FT                         | PE12                                             | -                                                                                  | TIM1_CH3N              |
| K6       | M10     | -               | -       | -      | 44      | -        | PE13               | I/O                 | FT                         | PE13                                             | -                                                                                  | TIM1_CH3               |
| G7       | M11     | -               | -       | -      | 45      | -        | PE14               | I/O                 | FT                         | PE14                                             | -                                                                                  | TIM1_CH4               |
| H7       | M12     | -               | -       | -      | 46      | -        | PE15               | I/O                 | FT                         | PE15                                             | -                                                                                  | TIM1_BKIN              |
| J7       | L10     | 21              | G7      | 29     | 47      | -        | PB10               | I/O                 | FT                         | PB10                                             | I2C2_SCL/<br>USART3_TX <sup>(9)</sup>                                              | TIM2_CH3               |
| K7       | L11     | 22              | H7      | 30     | 48      | -        | PB11               | I/O                 | FT                         | PB11                                             | I2C2_SDA/<br>USART3_RX <sup>(9)</sup>                                              | TIM2_CH4               |
| E7       | F12     | 23              | D6      | 31     | 49      | 18       | V <sub>SS_1</sub>  | S                   | 1                          | V <sub>SS_1</sub>                                | -                                                                                  | -                      |
| F7       | G12     | 24              | E6      | 32     | 50      | 19       | V <sub>DD_1</sub>  | S                   | 1                          | V <sub>DD_1</sub>                                | -                                                                                  | -                      |
| K8       | L12     | 25              | Н8      | 33     | 51      | 1        | PB12               | I/O                 | FT                         | PB12                                             | SPI2_NSS/<br>I2C2_SMBAI/<br>USART3_CK <sup>(9)</sup> /<br>TIM1_BKIN <sup>(9)</sup> | 1                      |
| J8       | K12     | 26              | G8      | 34     | 52      | -        | PB13               | I/O                 | FT                         | PB13                                             | SPI2_SCK/<br>USART3_CTS <sup>(9)</sup> /<br>TIM1_CH1N <sup>(9)</sup>               | -                      |
| Н8       | K11     | 27              | F8      | 35     | 53      | 1        | PB14               | I/O                 | FT                         | PB14                                             | SPI2_MISO/<br>USART3_RTS <sup>(9)</sup><br>TIM1_CH2N <sup>(9)</sup>                | -                      |
| G8       | K10     | 28              | F7      | 36     | 54      | -        | PB15               | I/O                 | FT                         | PB15                                             | SPI2_MOSI/<br>TIM1_CH3N <sup>(9)</sup>                                             | -                      |
| K9       | K9      | -               | -       | -      | 55      | -        | PD8                | I/O                 | FT                         | PD8                                              | -                                                                                  | USART3_TX              |
| J9       | K8      | -               | -       | -      | 56      | -        | PD9                | I/O                 | FT                         | PD9                                              | -                                                                                  | USART3_RX              |

30/114 DS5319 Rev 19



Table 5. Medium-density STM32F103xx pin definitions (continued)

| Pins     |         |                 |         |        |         |          |                   |                     |                            |                                                  | Alternate fu                                                               | nctions <sup>(4)</sup>   |
|----------|---------|-----------------|---------|--------|---------|----------|-------------------|---------------------|----------------------------|--------------------------------------------------|----------------------------------------------------------------------------|--------------------------|
| LFBGA100 | UFBG100 | LQFP48/UFQFPN48 | TFBGA64 | LQFP64 | LQFP100 | VFQFPN36 | Pin name          | Type <sup>(1)</sup> | I / O Level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default                                                                    | Remap                    |
| H9       | J12     | -               | -       | -      | 57      | -        | PD10              | I/O                 | FT                         | PD10                                             | -                                                                          | USART3_CK                |
| G9       | J11     | -               | -       | -      | 58      | -        | PD11              | I/O                 | FT                         | PD11                                             | -                                                                          | USART3_CTS               |
| K10      | J10     | -               | -       | -      | 59      | -        | PD12              | I/O                 | FT                         | PD12                                             | -                                                                          | TIM4_CH1 /<br>USART3_RTS |
| J10      | H12     | -               | -       | -      | 60      | -        | PD13              | I/O                 | FT                         | PD13                                             | -                                                                          | TIM4_CH2                 |
| H10      | H11     | -               | -       | -      | 61      | -        | PD14              | I/O                 | FT                         | PD14                                             | -                                                                          | TIM4_CH3                 |
| G10      | H10     | -               | -       | -      | 62      | -        | PD15              | I/O                 | FT                         | PD15                                             | -                                                                          | TIM4_CH4                 |
| F10      | E12     | -               | F6      | 37     | 63      | -        | PC6               | I/O                 | FT                         | PC6                                              | -                                                                          | TIM3_CH1                 |
| E10      | E11     |                 | E7      | 38     | 64      | -        | PC7               | I/O                 | FT                         | PC7                                              | -                                                                          | TIM3_CH2                 |
| F9       | E10     |                 | E8      | 39     | 65      | -        | PC8               | I/O                 | FT                         | PC8                                              | -                                                                          | TIM3_CH3                 |
| E9       | D12     | -               | D8      | 40     | 66      | -        | PC9               | I/O                 | FT                         | PC9                                              | -                                                                          | TIM3_CH4                 |
| D9       | D11     | 29              | D7      | 41     | 67      | 20       | PA8               | I/O                 | FT                         | PA8                                              | USART1_CK/<br>TIM1_CH1 <sup>(9)</sup> /<br>MCO                             | -                        |
| С9       | D10     | 30              | C7      | 42     | 68      | 21       | PA9               | I/O                 | FT                         | PA9                                              | USART1_TX <sup>(9)</sup> /<br>TIM1_CH2 <sup>(9)</sup>                      | -                        |
| D10      | C12     | 31              | C6      | 43     | 69      | 22       | PA10              | I/O                 | FT                         | PA10                                             | USART1_RX <sup>(9)</sup> /<br>TIM1_CH3 <sup>(9)</sup>                      | -                        |
| C10      | B12     | 32              | C8      | 44     | 70      | 23       | PA11              | I/O                 | FT                         | PA11                                             | USART1_CTS/<br>CANRX <sup>(9)</sup> /<br>USBDM/<br>TIM1_CH4 <sup>(9)</sup> | -                        |
| B10      | A12     | 33              | В8      | 45     | 71      | 24       | PA12              | I/O                 | FT                         | PA12                                             | USART1_RTS/<br>CANTX <sup>(9)</sup><br>/USBDP<br>TIM1_ETR <sup>(9)</sup>   | -                        |
| A10      | A11     | 34              | A8      | 46     | 72      | 25       | PA13              | I/O                 | FT                         | JTMS/SWDIO                                       | -                                                                          | PA13                     |
| F8       | C11     | -               | -       | -      | 73      | -        |                   | 1                   | lot c                      | connected                                        |                                                                            | -                        |
| E6       | F11     | 35              | D5      | 47     | 74      | 26       | V <sub>SS_2</sub> | S                   | -                          | V <sub>SS_2</sub>                                | -                                                                          | -                        |
| F6       | G11     | 36              | E5      | 48     | 75      | 27       | $V_{DD_2}$        | S                   |                            | V <sub>DD_2</sub>                                | -                                                                          | -                        |



DS5319 Rev 19 31/114

Table 5. Medium-density STM32F103xx pin definitions (continued)

|          |         |                 | Pins    |        |         |          | 1-defisity 5 f Wi321 |                     |                            |                                                  | Alternate fu                                         | nctions <sup>(4)</sup>                    |
|----------|---------|-----------------|---------|--------|---------|----------|----------------------|---------------------|----------------------------|--------------------------------------------------|------------------------------------------------------|-------------------------------------------|
| LFBGA100 | UFBG100 | LQFP48/UFQFPN48 | TFBGA64 | LQFP64 | LQFP100 | VFQFPN36 | Pin name             | Type <sup>(1)</sup> | I / O Level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default                                              | Remap                                     |
| A9       | A10     | 37              | A7      | 49     | 76      | 28       | PA14                 | I/O                 | FT                         | JTCK/SWCLK                                       | -                                                    | PA14                                      |
| A8       | A9      | 38              | A6      | 50     | 77      | 29       | PA15                 | I/O                 | FT                         | JTDI                                             | -                                                    | TIM2_CH1_<br>ETR/ PA15<br>/SPI1_NSS       |
| В9       | B11     | -               | В7      | 51     | 78      |          | PC10                 | I/O                 | FT                         | PC10                                             | -                                                    | USART3_TX                                 |
| В8       | C10     | -               | В6      | 52     | 79      |          | PC11                 | I/O                 | FT                         | PC11                                             | -                                                    | USART3_RX                                 |
| C8       | B10     | -               | C5      | 53     | 80      |          | PC12                 | I/O                 | FT                         | PC12                                             | -                                                    | USART3_CK                                 |
| D8       | C9      | -               | C1      | -      | 81      | 2        | PD0                  | I/O                 | FT                         | PD0                                              | -                                                    | CANRX                                     |
| E8       | В9      | -               | D1      | -      | 82      | 3        | PD1                  | I/O                 | FT                         | PD1                                              | -                                                    | CANTX                                     |
| В7       | C8      |                 | B5      | 54     | 83      | -        | PD2                  | I/O                 | FT                         | PD2                                              | TIM3_ETR                                             | -                                         |
| C7       | B8      | ı               | -       | -      | 84      | -        | PD3                  | I/O                 | FT                         | PD3                                              | -                                                    | USART2_CTS                                |
| D7       | В7      | -               | -       | -      | 85      | -        | PD4                  | I/O                 | FT                         | PD4                                              | -                                                    | USART2_RTS                                |
| В6       | A6      | -               | -       | -      | 86      | -        | PD5                  | I/O                 | FT                         | PD5                                              | -                                                    | USART2_TX                                 |
| C6       | В6      | -               | -       | -      | 87      | -        | PD6                  | I/O                 | FT                         | PD6                                              | -                                                    | USART2_RX                                 |
| D6       | A5      | -               | -       | -      | 88      | -        | PD7                  | I/O                 | FT                         | PD7                                              | -                                                    | USART2_CK                                 |
| A7       | A8      | 39              | A5      | 55     | 89      | 30       | PB3                  | I/O                 | FT                         | JTDO                                             | -                                                    | TIM2_CH2 /<br>PB3<br>TRACESWO<br>SPI1_SCK |
| A6       | A7      | 40              | A4      | 56     | 90      | 31       | PB4                  | I/O                 | FT                         | JNTRST                                           | -                                                    | TIM3_CH1/<br>PB4/<br>SPI1_MISO            |
| C5       | C5      | 41              | C4      | 57     | 91      | 32       | PB5                  | I/O                 |                            | PB5                                              | I2C1_SMBAI                                           | TIM3_CH2 /<br>SPI1_MOSI                   |
| B5       | B5      | 42              | D3      | 58     | 92      | 33       | PB6                  | I/O                 | FT                         | PB6                                              | I2C1_SCL <sup>(9)</sup> /<br>TIM4_CH1 <sup>(9)</sup> | USART1_TX                                 |
| A5       | B4      | 43              | С3      | 59     | 93      | 34       | PB7                  | I/O                 | FT                         | PB7                                              | I2C1_SDA <sup>(9)</sup> /<br>TIM4_CH2 <sup>(9)</sup> | USART1_RX                                 |
| D5       | A4      | 44              | B4      | 60     | 94      | 35       | воото                | Ι                   |                            | воото                                            | -                                                    | -                                         |



### A.2 SIM800L GSM Module Datasheet

Below are the relevant pages from the SIM800L GSM module data sheet.





Figure 4: Recommended PCB footprint outline (Unit: mm)

# Appendix B

# Code

This chapter includes the complete source code used to program the STM32 microcontroller and control the Secure Package Reception Box.

```
String otpstring = "";
int i = 0;

void setup() {

// Initialize LCD, serial communication, and pins

pinMode(irsensor, INPUT_PULLUP);
pinMode(green, OUTPUT);

// Attach servo motor to the pin

doorServo.attach(servorin);

doorServo.attach(servorin);

// Attach servo motor to the pin

doorServo.attach(servorin);

doorServo.write(0); // Ensure the servo starts at the closed position (0 degrees)

// SimBool.begin(dBBOD); // Initialize SIMBBOOL communication at 4880 baud rate

Serial.begin(d15200); // Initialize Nucleo PC communication at 115200 baud rate

lcd.begin(); // Initialize LCD (no parameters)

lcd.begin(); // Initialize LCD (no parameters)

lcd.begin(); // Serial.println("Welcome to SIMBBOOL Project");

// Serial.println("Welcome to SIMBBOOL Project");

// Serial.println("ATCSO");
updateSerial();
delay(580);

simBool.println("ATCSO");
updateSerial();
delay(1800);

digitalWrite(green, HIGH); // Initially, door is locked (green LED on)

digitalWrite(green, HIGH); // Initially, door is locked (green LED on)

digitalWrite(green, HIGH); // Red LED off
```

```
Serial.print("OTP is ");
    Serial.println(otpstring);
    SendSMS(); // Send OTP via SMS
    lcd.clear();
printToLCDandSerial("Enter OTP :", 0, 0);
getotp(); // Get OTP from the keypad
void getotp() {
  String enteredOTP = "";
  int length = enteredOTP.length();
  while (length < 4) { \  \  //\  \   Wait for 4 characters input
    char customKey = customKeypad.getKey();
    if (customKey) {
       enteredOTP += customKey;
       printToLCDandSerial(enteredOTP.c_str(), 1, 0); // Display entered OTP on both LCD and serial monitor
      length = enteredOTP.length();
  Serial.print("Entered OTP is ");
  Serial.println(enteredOTP);
  if (otpstring == enteredOTP) {
    printToLCDandSerial("Access Granted", 0, 0);
printToLCDandSerial("Door Opening", 1, 0);
```