# MC9S12XS256 FCS Full Chip Simulation Implementation Note Covers MC9S12XS Family

#### HCS12

**CodeWarrior Tools** 

MC9S12XS256 FCS

Rev. 1.00

5/2006

freescale.com



#### 1 Introduction

### 1.1 Overview of MC9S12XS Family

MC9S12XS-family will deliver 32-bit performance with all the advantages and efficiencies of a 16-bit MCU. It will retain the low cost, power consumption, EMC and code-size efficiency advantages currently enjoyed by users of Freescale's existing 16-bit S12 and S12X MCU families. Like members of other S12X families, the MC9S12XS-family will run 16-bit wide accesses without wait states for all peripherals and memories. The MC9S12XS-family retains many of the features of the S12XE-family including Error Correction Code (ECC) on Flash memory, a separate Data-Flash Module for code or data storage, a Frequency Modulated Locked Loop (IPLL) that improves the EMC performance and a fast ATD converter.

The MC9S12XS-family will be available in 112-pin LQFP, 80-pin QFP, 64-pin LQFP and 48-pin QFN package options and maintains a high level of pin compatibility with the S12XE-family. The peripheral set includes MSCAN, SPI, two SCIs, an 8-channel 24-bit periodic interrupt timer, 8-channel 16-bit Timer, 8-channel PWM and up to 16- channel 12-bit ATD converter.

### 1.2 MC9S12XS Full Chip Simulation

Full Chip Simulation means not only to simulate the core instruction set but also the on chip I/O devices such as (CRG, PWM, TIM ...). In the section <u>Simulation Summary</u> the supported I/O devices are listed for each supported derivative of MC9S12XS-Family.

HC(S) 12(X) Debugger Manual can be referred for the details of configuring HCS12 Debugger to use Full Chip Simulation connection. The Full Chip Simulation (FCS) connection runs a complete simulation of all processor peripherals and I/O on the user's Personal Computer. No development board is required. Each derivative has a totally different simulation engine to accurately simulate the memory ranges, I/O, and peripherals for a given derivative.

# 1.3 Scope

This document details the Full Chip Simulation support for I/O devices for the MC9S12XS256, MC9S12XS128 and MC9S12XS64 derivatives of MC9S12XS-Family. It details the features that are simulated, not simulated, or simulated with exceptions.

#### 1.4 References

| Item               | Description                                    |
|--------------------|------------------------------------------------|
| MC9S12XS256_V1.pdf | MC9S12XS256 Data Sheet, Covers MC9S12XS Family |
| Debugger_HC12.pdf  | HC(S) 12(X) Debugger Manual.                   |

# 2 Simulation Summary

The following table gives a summary of peripheral options of MC9S12XS Family members. Each derivative for XS family comes with different memory, peripheral and package options. The number of peripherals for each derivative has been mentioned in the table. The modules which have been simulated are hyperlinked and details regarding them can be seen be selecting the hyperlink.

| Derivative →                          |                               | 256   | 128   | 64   |  |  |
|---------------------------------------|-------------------------------|-------|-------|------|--|--|
| Peripheral Module                     | Module Version                | XS256 | XS128 | XS64 |  |  |
| XSPIM (port integration module)       | S12XSPIMV1                    |       | 1     | •    |  |  |
| MMC (memory mapping control)          | S12XMMCV4 1) 2)               |       | 1     |      |  |  |
| DBG (debug module)                    | S12XDBGV3 <sup>2)</sup>       |       | 1     |      |  |  |
| ECRG (clock and reset generator)      | S12XECRGV1                    |       | 1     |      |  |  |
| ATD (analog-to-digital converter)     | ADC12B16CV1                   |       | 1     |      |  |  |
| SCI (serial communications interface) | S12SCIV5                      | 2     |       |      |  |  |
| TIM (timer)                           | S12TIM16B8CV2                 | 1     |       |      |  |  |
| SPI (serial peripheral interface)     | S12SPIV53)                    | 1     |       |      |  |  |
| FTM control registers                 | S12XFTMR256K1V0 <sup>2)</sup> | 1     | -     | -    |  |  |
| FTM control registers                 | S12XFTMR128K1V0 <sup>2)</sup> | -     | 1     | 1    |  |  |
| INT (interrupt module)                | S12XINTV2 <sup>4)</sup>       |       | 1     |      |  |  |
| CAN (controller area network)         | S12MSCANV3 <sup>3)</sup>      |       | 1     |      |  |  |
| VREG (voltage regulator)              | S12VREGL3V3V1                 |       | 1     |      |  |  |
| PWM (pulse width modulator)           | S12PWM8B8CV1                  | 1     |       |      |  |  |
| PIT (periodic interrupt timer)        | S12PIT24B4CV1                 | 1     |       |      |  |  |
| BDM (background debug module)         | S12XBDMV2 <sup>2) 5)</sup>    | 1     |       |      |  |  |
| OSC (pierce oscillator)               | S12XOSCLCPV2 <sup>2)5)</sup>  |       | 1     |      |  |  |

- 1) Any memory is integral part of the core simulator.
- 2) This module is not simulated.
- 3) Registers of this module are implemented to allow read and write access but no module specific functionality.
- 4) This module is fully implemented and part of the core simulator.
- 5) This Module is not required in context of simulator.

# 3 Peripheral Modules – Simulation Details

# 3.1 Port Integration Module (S12XSPIMV1)

#### 3.1.1 Implementation of PIM module (\$12X\$PIMV1)

Major functionalities of GPIO are implemented. GPIO functionalities like reduced output drive, wired-or functions are not implemented. Static routing and dynamic routing (routing based on routing registers) are implemented only for peripherals PWM, TIM and VREG. Free-running clock outputs and IRQ functionality are not implemented.

#### 3.1.2 Extensions

PIM establishes the interface between the peripheral modules and the I/O pins for all ports. All the port pins are simulated. Routing of signals only for peripherals like PWM, TIM and VREG are implemented.

The ports that are available are PortA, PortB, PortE, PortK, PortT, PortS, PortM, PortP, PortH, PortJ, and PortAD0.

Each port can be accessed by using the template mentioned below:

To Access all the bits of the port use PIM.PORT<x>Val.

To Access a particular bit of the port use PIM.PORT<x>Pin<y>.

Where x is the port name and y represents the bit position (Least significant bit is 0).

Consider the example of PORT B:

To Access all 8 bits of port B use the virtual register PIM.PORTBVal.

To Access individual bits of port B use the virtual registers below:

PIM.PORTBPin0 - Least significant bit.

PIM.PORTBPin1

PIM.PORTBPin2

PIM.PORTBPin3

PIM.PORTBPin4

PIM.PORTBPin5

PIM.PORTBPin6

PIM.PORTBPin7 - Most significant bit.

#### 3.1.3 Restrictions

Following is the list of the registers which are not fully simulated:

All Reduced Drive Registers (RDRIV, RDRT, RDRS, RDRM, RDRP, RDRH, RDRJ, and RDR0AD0) functionalities are not implemented but read/write to same has been provided.

All Wired-Or Mode Registers (WOMS, WOMM) functionalities are not implemented but read/write to same has been provided.

Routing registers MODRR are not implemented but read/write to same has been provided.

ECLK Control Register is not implemented and hence free running clock outputs are not provided.

IRQ Control Register is not implemented and hence IRQ is not supported.

Registers at the address at 0x001D, 0x001F, 0x0246, 0x024F are reserved for factory testing of the PIM module and are not available in normal modes.

#### 3.1.4 Register Details

This table gives a detailed view on the registers of this peripheral module. Registers and bits not or only partially implemented will be color encoded

| Register<br>Offset / Na |        | Bit 7 | 6     | 5     | 4     | 3     | 2     | 1     | Bit 0 |
|-------------------------|--------|-------|-------|-------|-------|-------|-------|-------|-------|
| 0x0000<br>PORTA         | R<br>W | PA7   | PA6   | PA5   | PA4   | PA3   | PA2   | PA1   | PA0   |
| 0x0001<br>PORTB         | R<br>W | PB7   | PB6   | PB5   | PB4   | PB3   | PB2   | PB1   | PB0   |
| 0x0002<br>DDRA          | R<br>W | DDRA7 | DDRA6 | DDRA5 | DDRA4 | DDRA3 | DDRA2 | DDRA1 | DDRA0 |
| 0x0003<br>DDRB          | R<br>W | DDRB7 | DDRB6 | DDRB5 | DDRB4 | DDRB3 | DDRB2 | DDRB1 | DDRB0 |
| 0x0004<br>PORTC         | R<br>W | PC7   | PC6   | PC5   | PC4   | PC3   | PC2   | PC1   | PC0   |
| 0x0005<br>PORTD         | R<br>W | PD7   | PD6   | PD5   | PD4   | PD3   | PD2   | PD1   | PD0   |
| 0x0006<br>DDRC          | R<br>W | DDRC7 | DDRC6 | DDRC5 | DDRC4 | DDRC3 | DDRC2 | DDRC1 | DDRC0 |
| 0x0007<br>DDRD          | R<br>W | DDRD7 | DDRD6 | DDRD5 | DDRD4 | DDRD3 | DDRD2 | DDRD1 | DDRD0 |

| Register<br>Offset / Nam | 1e     | Bit 7 | 6      | 5     | 4     | 3     | 2     | 1     | Bit 0 |
|--------------------------|--------|-------|--------|-------|-------|-------|-------|-------|-------|
| 0x0008<br>PORTE          | R<br>W | PE7   | PE6    | PE5   | PE4   | PE3   | PE2   | PE1   | PE0   |
| 0x0009<br>DDRE           | R<br>W | DDRE7 | DDRE6  | DDRE5 | DDRE4 | DDRE3 | DDRE2 | 0     | 0     |
| 0x000C<br>PUCR           | R<br>W | PUPKE | BKPUE  | 0     | PUPEE | PUPDE | PUPCE | PUPBE | PUPAE |
| 0x000D<br>RDRIV          | R<br>W | RDPK  | 0      | 0     | RDPE  | RDPD  | RDPC  | RDPB  | RDPA  |
| 0x001C<br>ECLKCTL        | R<br>W | NECLK | NCLKX2 | DIV16 | EDIV4 | EDIV3 | EDIV2 | EDIV1 | EDIV0 |
| 0x001D<br>RESERVED       | R<br>W | 0     | 0      | 0     | 0     | 0     | 0     | 0     | 0     |
| 0x001E<br>IRQCR          | R<br>W | IRQE  | IRQEN  | 0     | 0     | 0     | 0     | 0     | 0     |
| 0x001F<br>RESERVED       | R<br>W | 0     | 0      | 0     | 0     | 0     | 0     | 0     | 0     |
| 0x0032<br>PORTK          | R<br>W | PK7   | PK6    | PK5   | PK4   | PK3   | PK2   | PK1   | PK0   |
| 0x0033<br>DDRK           | R<br>W | DDRK7 | DDRK6  | DDRK5 | DDRK4 | DDRK3 | DDRK2 | DDRK1 | DDRK0 |
| 0x0240<br>PTT            | R<br>W | PTT7  | PTT6   | PTT5  | PTT4  | PTT3  | PTT2  | PTT1  | PTT0  |
| 0x0241<br>PTIT           | R<br>W | PTIT7 | PTIT6  | PTIT5 | PTIT4 | PTIT3 | PTIT2 | PTIT1 | PTIT0 |
| 0x0242<br>DDRT           | R<br>W | DDRT7 | DDRT6  | DDRT5 | DDRT4 | DDRT3 | DDRT2 | DDRT1 | DDRT0 |
| 0x0243<br>RDRT           | R<br>W | RDRT7 | RDRT6  | RDRT5 | RDRT4 | RDRT3 | RDRT2 | RDRT1 | RDRT0 |
| 0x0244<br>PERT           | R<br>W | PERT7 | PERT6  | PERT5 | PERT4 | PERT3 | PERT2 | PERT1 | PERT0 |

| Register<br>Offset / Nam | ne          | Bit 7  | 6      | 5      | 4      | 3     | 2      | 1      | Bit 0  |
|--------------------------|-------------|--------|--------|--------|--------|-------|--------|--------|--------|
| 0x0245<br>PPST           | R<br>W      | PPST7  | PPST6  | PPST5  | PPST4  | PPST3 | PPST2  | PPST1  | PPST0  |
| 0x0246<br>RESERVED       | R<br>W      | 0      | 0      | 0      | 0      | 0     | 0      | 0      | 0      |
| 0x0247<br>PTTRR          | R<br>W      | PTTRR7 | PTTRR6 | PTTRR5 | PTTRR4 | 0     | PTTRR2 | PTTRR1 | PTTRR0 |
| 0x0248<br>PTS            | R<br>W      | PTS7   | PTS6   | PTS5   | PTS4   | PTS3  | PTS2   | PTS1   | PTS0   |
| 0x0249                   | R           | PTIS7  | PTIS6  | PTIS5  | PTIS4  | PTIS3 | PTIS2  | PTIS1  | PTIS0  |
| PTIS<br>0x024A<br>DDRS   | W<br>R<br>W | DDRS7  | DDRS6  | DDRS5  | DDRS4  | DDRS3 | DDRS2  | DDRS1  | DDRS0  |
| 0x024B<br>RDRS           | R<br>W      | RDRS7  | RDRS6  | RDRS5  | RDRS4  | RDRS3 | RDRS2  | RDRS1  | RDRS0  |
| 0x024C<br>PERS           | R<br>W      | PERS7  | PERS6  | PERS5  | PERS4  | PERS3 | PERS2  | PERS1  | PERS0  |
| 0x024D<br>PPSS           | R<br>W      | PPSS7  | PPSS6  | PPSS5  | PPSS4  | PPSS3 | PPSS2  | PPSS1  | PPSS0  |
| 0x024E<br>WOMS           | R<br>W      | WOMS7  | WOMS6  | WOMS5  | WOMS4  | WOMS3 | WOMS2  | WOMS1  | WOMS0  |
| 0x024F                   | R           | 0      | 0      | 0      | 0      | 0     | 0      | 0      | 0      |
| 0x0250<br>PTM            | W<br>R<br>W | PTM7   | PTM6   | PTM5   | PTM4   | PTM3  | PTM2   | PTM1   | PTM0   |
| 0x0251                   | R           | PTIM7  | PTIM6  | PTIM5  | PTIM4  | PTIM3 | PTIM2  | PTIM1  | PTIM0  |
| PTIM                     | w           |        |        |        |        |       |        |        |        |
| 0x0252<br>DDRM           | R<br>W      | DDRM7  | DDRM6  | DDRM5  | DDRM4  | DDRM3 | DDRM2  | DDRM1  | DDRM0  |
| 0x0253<br>RDRM           | R<br>W      | RDRM7  | RDRM6  | RDRM5  | RDRM4  | RDRM3 | RDRM2  | RDRM1  | RDRM0  |

| Register<br>Offset / Na |        | Bit 7  | 6      | 5     | 4      | 3     | 2     | 1     | Bit 0 |
|-------------------------|--------|--------|--------|-------|--------|-------|-------|-------|-------|
| 0x0254<br>PERM          | R<br>W | PERM7  | PERM6  | PERM5 | PERM4  | PERM3 | PERM2 | PERM1 | PERM0 |
| 0x0255<br>PPSM          | R<br>W | PPSM7  | PPSM6  | PPSM5 | PPSM4  | PPSM3 | PPSM2 | PPSM1 | PPSM0 |
| 0x0256<br>WOMM          | R<br>W | WOMM7  | WOMM6  | WOMM5 | WOMM4  | WOMM3 | WOMM2 | WOMM1 | WOMM0 |
| 0x0257<br>MODRR         | R<br>W | MODRR7 | MODRR6 | 0     | MODRR4 | 0     | 0     | 0     | 0     |
| 0x0258<br>PTP           | R<br>W | PTP7   | PTP6   | PTP5  | PTP4   | PTP3  | PTP2  | PTP1  | PTP0  |
| 0x0259<br>PTIP          | R<br>W | PTIP7  | PTIP6  | PTIP5 | PTIP4  | PTIP3 | PTIP2 | PTIP1 | PTIP0 |
| 0x025A<br>DDRP          | R<br>W | DDRP7  | DDRP6  | DDRP5 | DDRP4  | DDRP3 | DDRP2 | DDRP1 | DDRP0 |
| 0x025B<br>RDRP          | R<br>W | RDRP7  | RDRP6  | RDRP5 | RDRP4  | RDRP3 | RDRP2 | RDRP1 | RDRP0 |
| 0x025C<br>PERP          | R<br>W | PERP7  | PERP6  | PERP5 | PERP4  | PERP3 | PERP2 | PERP1 | PERP0 |
| 0x025D<br>PPSP          | R<br>W | PPSP7  | PPSP6  | PPSP5 | PPSP4  | PPSP3 | PPSP2 | PPSP1 | PPSP0 |
| 0x025E<br>PIEP          | R<br>W | PIEP7  | PIEP6  | PIEP5 | PIEP4  | PIEP3 | PIEP2 | PIEP1 | PIEP0 |
| 0x025F<br>PIFP          | R<br>W | PIFP7  | PIFP6  | PIFP5 | PIFP4  | PIFP3 | PIFP2 | PIFP1 | PIFP0 |
| 0x0260<br>PTH           | R<br>W | PTH7   | PTH6   | PTH5  | PTH4   | PTH3  | PTH2  | PTH1  | PTH0  |
| 0x0261<br>PTIH          | R<br>W | PTIH7  | PTIH6  | PTIH5 | PTIH4  | PTIH3 | PTIH2 | PTIH1 | PTIH0 |
| 0x0262<br>DDRH          | R<br>W | DDRH7  | DDRH6  | DDRH5 | DDRH4  | DDRH3 | DDRH2 | DDRH1 | DDRH0 |

| Register<br>Offset / Na |        | Bit 7    | 6        | 5        | 4        | 3        | 2        | 1       | Bit 0   |
|-------------------------|--------|----------|----------|----------|----------|----------|----------|---------|---------|
| 0x0263<br>RDRH          | R<br>W | RDRH7    | RDRH6    | RDRH5    | RDRH4    | RDRH3    | RDRH2    | RDRH1   | RDRH0   |
| 0x0264<br>PERH          | R<br>W | PERH7    | PERH6    | PERH5    | PERH4    | PERH3    | PERH2    | PERH1   | PERH0   |
| 0x0265<br>PPSH          | R<br>W | PPSH7    | PPSH6    | PPSH5    | PPSH4    | PPSH3    | PPSH2    | PPSH1   | PPSH0   |
| 0x0266<br>PIEH          | R<br>W | PIEH7    | PIEH6    | PIEH5    | PIEH4    | PIEH3    | PIEH2    | PIEH1   | PIEH0   |
| 0x0267<br>PIFH          | R<br>W | PIFH7    | PIFH6    | PIFH5    | PIFH4    | PIFH3    | PIFH2    | PIFH1   | PIFH0   |
| 0x0268<br>PTJ           | R<br>W | PTJ7     | PTJ6     | PTJ5     | PTJ4     | PTJ3     | PTJ2     | PTJ1    | PTJ0    |
| 0x0269                  | R      | PTIJ7    | PTIJ6    | PTIJ5    | PTIJ4    | PTIJ3    | PTIJ2    | PTIJ1   | PTIJ0   |
| PTIJ                    | W      |          |          |          |          |          |          |         |         |
| 0x026A<br>DDRJ          | R<br>W | DDRJ7    | DDRJ6    | DDRJ5    | DDRJ4    | DDRJ3    | DDRJ2    | DDRJ1   | DDRJ0   |
| 0x026B<br>RDRJ          | R<br>W | RDRJ7    | RDRJ6    | RDRJ5    | RDRJ4    | RDRJ3    | RDRJ2    | RDRJ1   | RDRJ0   |
| 0x026C<br>PERJ          | R<br>W | PERJ7    | PERJ6    | PERJ5    | PERJ4    | PERJ3    | PERJ2    | PERJ1   | PERJ0   |
| 0x026D<br>PPSJ          | R<br>W | PPSJ7    | PPSJ6    | PPSJ5    | PPSJ4    | PPSJ3    | PPSJ2    | PPSJ1   | PPSJ0   |
| 0x026E<br>PIEJ          | R<br>W | PIEJ7    | PIEJ6    | PIEJ5    | PIEJ4    | PIEJ3    | PIEJ2    | PIEJ1   | PIEJ0   |
| 0x026F<br>PIFJ          | R<br>W | PIFJ7    | PIFJ6    | PIFJ5    | PIFJ4    | PIFJ3    | PIFJ2    | PIFJ1   | PIFJ0   |
| 0x0270<br>PT0AD0        | R<br>W | PT0AD015 | PT0AD014 | PT0AD013 | PT0AD012 | PT0AD011 | PT0AD010 | PT0AD09 | PT0AD08 |
| 0x0271<br>PT1AD0        | R<br>W | PT1AD07  | PT1AD06  | PT1AD05  | PT1AD04  | PT1AD03  | PT1AD02  | PT1AD01 | PT1AD00 |

| Register<br>Offset / Nan | 1e     | Bit 7                                                                                                                          | 6             | 5             | 4             | 3             | 2             | 1        | Bit 0    |
|--------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------|---------------|---------------|---------------|---------------|---------------|----------|----------|
| 0x0272<br>DDR0AD0        | R<br>W | DDR0AD01<br>5                                                                                                                  | DDR0AD01<br>4 | DDR0AD01<br>3 | DDR0AD01<br>2 | DDR0AD01<br>1 | DDR0AD01<br>0 | DDR0AD09 | DDR0AD08 |
| 0x0273<br>DDR1AD0        | R<br>W | DDR1AD07                                                                                                                       | DDR1AD06      | DDR1AD05      | DDR1AD04      | DDR1AD03      | DDR1AD02      | DDR1AD01 | DDR1AD00 |
| 0x0274<br>RDR0AD0        | R<br>W | RDR0AD01<br>5                                                                                                                  | RDR0AD01<br>4 | RDR0AD01      | RDR0AD01<br>2 | RDR0AD01<br>1 | RDR0AD01<br>0 | RDR0AD09 | RDR0AD08 |
| 0x0275<br>RDR1AD0        | R<br>W | RDR1AD07                                                                                                                       | RDR1AD06      | RDR1AD05      | RDR1AD04      | RDR1AD03      | RDR1AD02      | RDR1AD01 | RDR1AD00 |
| 0x0276<br>PER0AD0        | R<br>W | PER0AD015                                                                                                                      | PER0AD014     | PER0AD013     | PER0AD012     | PER0AD011     | PER0AD010     | PER0AD09 | PER0AD08 |
| 0x0277<br>PER1AD0        | R<br>W | PER1AD07                                                                                                                       | PER1AD06      | PER1AD05      | PER1AD04      | PER1AD03      | PER1AD02      | PER1AD01 | PER1AD00 |
| 0x0278-7F<br>RESERVED    | R<br>W | 0                                                                                                                              | 0             | 0             | 0             | 0             | 0             | 0        | 0        |
|                          |        | = Not simulated  = Only Read / Write simulated, but no functionality  = Unimplemented or reserved (on Hardware and Simulation) |               |               |               |               |               |          |          |

# 3.2 Memory Mapping Control (S12XMMCV4)

#### 3.2.1 Implementation

The MMC module has not been fully implemented and provides only the basic functionality. The following registers have been implemented in S12XMMC\_V4

Global Page Index Register (GPAGE)

Direct Page Register (DIRECT)

Program Page Index Register (PPAGE)

RAM Page Index Register (RPAGE)

EEPROM Page Index Register (EPAGE)

#### 3.2.2 Restrictions

The MMC peripheral does not provide any simulated functionality for the following set of registers neither these registers have been implemented

MMC Control Register (MMCCTL0)

The MMCCTL0 register is used to control external bus functions, like:

Availability of chip selects (available only in Normal Expanded and Emulation expanded mode)

Control of different external stretch mechanism

Mode Register (MODE)

The MODE bits of the MODE register are used to establish the MCU operating mode. The external mode pins MODC, MODB, and MODA determine the operating mode during RESET low (active). The state of the pins is latched into the respective register bits after the RESET signal goes inactive

MMC Control Register (MMCCTL1)

The individual bits in this register control the visibility of the Flash in the memory map for CPU or BDM (not for XGATE). Both local and global memory maps are affected

### 3.2.3 Register Details

This table gives a detailed view on the registers of this peripheral module. Registers and bits not or only partially implemented will be color encoded.

| Register<br>Offset / Nan | ne     | Bit 7                                                                                                                          | 6       | 5        | 4        | 3     | 2      | 1     | Bit 0 |  |
|--------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------|---------|----------|----------|-------|--------|-------|-------|--|
| 0x000A<br>MMCCTL0        | R<br>W | CS0E7                                                                                                                          | CS0E6   | CS0E5    | CS0E4    | CS0E3 | CS0E2  | CS0E1 | CS0E0 |  |
| 0x000B<br>MODE           | R<br>W | MODC                                                                                                                           | MODB    | MODA     | 0        | 0     | 0      | 0     | 0     |  |
| 0x0010<br>GPAGE          | R<br>W | 0                                                                                                                              | GP06    | GP05     | GP04     | GP03  | GP02   | GP1   | GP0   |  |
| 0x0011<br>DIRECT         | R<br>W | DP15                                                                                                                           | DP14    | DP13     | DP12     | DP11  | DP10   | DP9   | DP8   |  |
| 0x0012<br>Reserved       | R<br>W | 0                                                                                                                              | 0       | 0        | 0        | 0     | 0      | 0     | 0     |  |
| 0x0013<br>MMCTL1         | R<br>W | TGMRAMO<br>N                                                                                                                   | MGROMON | EEEIFRON | PGMIFRON | RAMHM | EROMON | ROMHM | ROMON |  |
| 0x0014<br>Reserved       | R<br>W | 0                                                                                                                              | 0       | 0        | 0        | 0     | 0      | 0     | 0     |  |
| 0x0015<br>PPAGE          | R<br>W | PIX7                                                                                                                           | PIX6    | PIX5     | PIX4     | PIX3  | PIX2   | PIX1  | PIX0  |  |
| 0x0016<br>RPAGE          | R<br>W | RP7                                                                                                                            | RP6     | RP5      | RP4      | RP3   | RP2    | RP1   | RP0   |  |
| 0x0017<br>EPAGE          | R<br>W | EP7                                                                                                                            | EP6     | EP5      | EP4      | EP3   | EP2    | EP1   | EP0   |  |
|                          |        | = Not simulated  = Only Read / Write simulated, but no functionality  = Unimplemented or reserved (on Hardware and Simulation) |         |          |          |       |        |       |       |  |

### 3.3 Clocks and Reset Generator (S12XECRGV1)

### 3.3.1 Implementation

The ECRG peripheral module evolved out of CRG module. Primitive CRG has a Synthesizer Divider, and a Reference Divider to generate various PLL output frequencies. S12XECRG has an additional Post Divider, and that makes the "Clock Factor" to be a function of Synthesizer, Reference and Post Dividers.

fPLL = 2 \* fOSC \* [SYNDIV + 1] / ([REFDIV + 1] \* [2 \* POSTDIV])

#### 3.3.2 Extensions

The following is the list of external signals/ports/virtual registers:

Clock Factor: The Clock factor is determined by Oscillator frequency and CPU frequency.

In fact, Clock factor is derived from CPU awareness or from peripheral simulation model if available.

#### 3.3.3 Restrictions

The features like Self-Clock Mode and System Reset Generator for hardware failures are not completely-simulated/not simulated. Some other bits which are not simulated/not fully simulated: refer to the table below

### 3.3.4 Register Details (ECRGV1)

This table gives a detailed view on the registers of this peripheral module. Registers and bits not or only partially implemented will be color encoded.

| Register<br>Offset / Nai |        | Bit 7 | 6       | 5           | 4            | 3    | 2       | 1     | Bit 0 |
|--------------------------|--------|-------|---------|-------------|--------------|------|---------|-------|-------|
| 0x0000<br>SYNR           | R<br>W | VCOFF | RQ[1:0] |             |              | SYND | IV[5:0] |       |       |
| 0x0001<br>REFDV          | R<br>W | REFFF | RQ[1:0] | REFDIV[5:0] |              |      |         |       |       |
| 0x0002<br>POSTDIV        | R<br>W | 0     | 0       | 0           | POSTDIV[4:0] |      |         |       |       |
| 0x0003<br>CRGFLG         | R<br>W | RTIF  | PORF    | LVRF        | LOCKIF       | LOCK | ILAF    | SCMIF | SCM   |
| 0x0004<br>CRGINT         | R<br>W | RTIE  | 0       | 0           | LOCKIE       | 0    | 0       | SCMIE | 0     |

| Register<br>Offset / Nar |                                                                                                                                | Bit 7  | 6     | 5            | 4    | 3      | 2    | 1      | Bit 0  |  |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------|-------|--------------|------|--------|------|--------|--------|--|
| 0x0005<br>CLKSEL         | R<br>W                                                                                                                         | PLLSEL | PSTP  | XCLKS        | 0    | PLLWAI | 0    | RTIWAI | COPWAI |  |
| 0x0006<br>PLLCTL         | R<br>W                                                                                                                         | СМЕ    | PLLON | FM1          | FM0  | FSTWKP | PRE  | PCE    | SCME   |  |
| 0x0007<br>RTICTL         | R<br>W                                                                                                                         | RTDEC  | RTR6  | RTR5         | RTR4 | RTR3   | RTR2 | RTR1   | RTR0   |  |
| 0x0008<br>COPCTL         | R<br>W                                                                                                                         | WCOP   | RSBCK | 0<br>WRTMASK | 0    | 0      | CR2  | CR1    | CR0    |  |
| 0x0009<br>FORBYP         | R<br>W                                                                                                                         | 0      | 0     | 0            | 0    | 0      | 0    | 0      | 0      |  |
| 0x000A<br>CTCTL          | R<br>W                                                                                                                         | 0      | 0     | 0            | 0    | 0      | 0    | 0      | 0      |  |
| 0x000B<br>ARMCOP         | R<br>W                                                                                                                         | 0      | 0     | 0            | 0    | 0      | 0    | 0      | 0      |  |
|                          | = Not simulated  = Only Read / Write simulated, but no functionality  = Unimplemented or reserved (on Hardware and Simulation) |        |       |              |      |        |      |        |        |  |

### 3.4 Analog-to-Digital Converter (ADC12B16CV1)

### 3.4.1 Implementation

ADC\_12B16C is implemented as an extension of ATD module separately and not over the existing ATD module implementation. Most of the features of this peripheral module have been simulated.

The basic implementation gets the total number of conversions to be done, calculates conversion time and sets up an event for each conversion.

#### 3.4.2 Extensions

**PADx** 

The analog inputs channels are reachable separately through the object pool. They are implemented as Non Memory Mapped ADC virtual registers called PAD0 to PAD15. For the ADC module, PAD0 input corresponds to the AN0 pin of the microcontroller. The following command is used to provide input voltage to analog channel in simulator:

ATDx SETPAD < CHANNEL > < VOLTAGE AS FLOAT >

#### 3.4.3 Restrictions

The unimplemented hardware features of ADC12B16CV1 are as follow:

Configurable external trigger functionality on any AD channel or any of four additional trigger inputs. The four additional trigger inputs can be chip external or internal.

Background Debug Freeze Enable — when debugging an application, it is useful in many cases to have the ATD pause when a breakpoint (Freeze Mode) is encountered. The bits [FRZ0:1] I ATDCTL3 register determine how the ATD will respond to a breakpoint.

# 3.4.4 Register Details

This table gives a detailed view on the registers of this peripheral module. Registers and bits not or only partially implemented will be color encoded.

| Register<br>Offset / Nan | ne     | Bit 7    | 6     | 5       | 4       | 3        | 2        | 1        | Bit 0    |
|--------------------------|--------|----------|-------|---------|---------|----------|----------|----------|----------|
| 0x0000<br>[ATDCTL0]      | R<br>W |          | 0     | 0       | 0       | WRAP3    | WRAP2    | WRAP1    | WRAP0    |
| []                       |        |          |       |         |         |          |          |          |          |
| 0x0001<br>[ATDCTL1]      | R<br>W | ETRIGSEL | SRES1 | SRES0   | SMP_DIS | ETRIGCH3 | ETRIGCH2 | ETRIGCH1 | ETRIGCH0 |
| 0x0002<br>[ATDCTL2]      | R<br>W | 0        | AFFC  | ICLKSTP | ETRIGLE | ETRIGP   | ETRIGE   | ASCIE    | ACMPIE   |

| Register<br>Offset / Nam | ne     | Bit 7 | 6           | 5     | 4 3 2 1 |        |          |      |      |  |  |
|--------------------------|--------|-------|-------------|-------|---------|--------|----------|------|------|--|--|
| 0x0003<br>[ATDCTL3]      | R<br>W | DJM   | S8C         | S4C   | S2C     | S1C    | FIFO     | FRZ1 | FRZ0 |  |  |
| 0x0004<br>[ATDCTL4]      | R<br>W | SMP2  | SMP1        | SMP0  |         |        | PRS[4:0] |      |      |  |  |
| 0x0005<br>[ATDCTL5]      | R<br>W | 0     | SC          | SCAN  | MULT    | CD     | CC       | СВ   | CA   |  |  |
| 0x0006<br>[ATDSTAT0]     | R<br>W | SCF   | 0           | ETORF | FIFOR   | CC3    | CC2      | CC1  | CC0  |  |  |
| 0x0007                   | R      | 0     | 0           | 0     | 0       | 0      | 0        | 0    | 0    |  |  |
| Unimplemente             | d W    |       |             |       |         |        |          |      |      |  |  |
| 0x0008<br>[ATDCMPEH]     | R<br>W |       | CMPE[15:8]  |       |         |        |          |      |      |  |  |
| 0x0009<br>[ATDCMPEL]     | R<br>W |       |             |       | CMP     | E[7:0] |          |      |      |  |  |
| 0x000A                   | R      |       |             |       | CCF     | [15:8] |          |      |      |  |  |
| [ATDSTAT2H]              | w      |       |             |       |         |        |          |      |      |  |  |
| 0x000B                   | R      |       |             |       | CCF     | [7:0]  |          |      |      |  |  |
| [ATDSTAT2L]              | w      |       |             |       |         |        |          |      |      |  |  |
| 0x000C<br>[ATDDIENH]     | R<br>W |       |             |       | IEN[    | 15:8]  |          |      |      |  |  |
| 0x000D<br>[ATDDIENL]     | R<br>W |       | IEN[7:0]    |       |         |        |          |      |      |  |  |
| 0x000E<br>ATDCMPHTH      | R<br>W |       | CMPHT[15:8] |       |         |        |          |      |      |  |  |
| 0x000F<br>ATDCMPHTL      | R<br>W |       | CMPTH[7:0]  |       |         |        |          |      |      |  |  |

| Register<br>Offset / Nam                                                | 1e    | Bit       | t 7       | •        | 6        | 5         | 5         | 4        | ı        | 3        | 3        | 2        | 2        | 1        | I        | Bi       | t 0  |
|-------------------------------------------------------------------------|-------|-----------|-----------|----------|----------|-----------|-----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|------|
|                                                                         |       |           | Left J    | ustifie  | d(DJM    | = 0), A   | ATD C     | onvers   | sion Re  | esult R  | egiste   | r (ATD   | DRn)     |          |          |          |      |
| 0x0010,12,<br>14,16,18,<br>1A,1C,1E,<br>20,22,24,<br>26,28,2A,<br>2C,2E | R     | Bit<br>11 | Bit<br>10 | Bit<br>9 | Bit<br>8 | Bit<br>7  | Bit<br>6  | Bit<br>5 | Bit<br>4 | Bit<br>3 | Bit<br>2 | Bit<br>1 | Bit<br>0 | 0        | 0        | 0        | 0    |
| ATDDR0 -15                                                              | W     |           |           |          |          |           |           |          |          |          |          |          |          |          |          |          |      |
| Right Justified                                                         | l (DJ | IM = 1)   | , ATD     | Conv     | ersion   | Result    | Regis     | ter (AT  | DDRn     | )        |          |          |          |          |          |          |      |
| 0x0010,12,<br>14,16,18,<br>1A,1C,1E,<br>20,22,24,<br>26,28,2A,<br>2C,2E | R     |           |           |          |          | Bit<br>11 | Bit<br>10 | Bit<br>9 | Bit<br>8 | Bit<br>7 | Bit<br>6 | Bit<br>5 | Bit<br>4 | Bit<br>3 | Bit<br>2 | Bit<br>1 | Bit0 |
| ATDDR0 -15                                                              | W     |           |           |          |          |           |           |          |          |          |          |          |          |          |          |          |      |
|                                                                         |       |           |           | = 1      | Not sin  | nulated   | d         |          |          |          |          |          |          |          |          |          |      |
|                                                                         |       |           |           | = (      | Only R   | ead / V   | Vrite s   | imulate  | ed, but  | no fur   | nctiona  | lity     |          |          |          |          |      |
|                                                                         |       |           |           | =        | Unimpl   | lement    | ed or r   | eserve   | ed (on   | Hardw    | are an   | d Simu   | ulation  | )        |          |          |      |

# 3.5 Periodic Interrupt Timer (S12PIT24B4CV1)

### 3.5.1 Implementation

The period interrupt timer (PIT) is an array of 24-bit timers that can be used to trigger peripheral modules or raise periodic interrupts. The implementation provides support for PIT24B4C version of PIT modules i.e. 24 bit four channels timer. The timers are implemented as modulus down-counters with independent time-out periods that give time-out interrupts. The time when an interrupt has to be raised is pre-calculated and an event is setup. Each time, the timeout period for an interrupt is changed by writing to registers, we have to recalculate the event time

#### 3.5.2 Restrictions

The PIT module contains four hardware trigger signal lines PITTRIG depending on module and version, one for each timer channel, for which simulated functionality has not been implemented.

When entering in FREEZE or WAIT mode, the system behaves like in STOP mode so the simulated functionality for PITSWAI mode is same as that of STOP mode.

When the program is running in Background Debug Mode (BDM) PITFRZ bit is checked .If the PITFRZ bit is set, the PIT module is stalled. The simulated functionality for freeze mode has not been implemented.

### 3.5.3 Register Details

This table gives a detailed view on the registers of this peripheral module. Registers and bits not or only partially implemented will be color encoded.

| Register<br>Offset / Nar |        | Bit 7 | 6       | 5      | 4 | 3      | 2      | 1      | Bit 0  |
|--------------------------|--------|-------|---------|--------|---|--------|--------|--------|--------|
| 0x0000                   | R      | PITE  | PITSWAI | PITFRZ | 0 | 0      | 0      | 0      | 0      |
| PICFLMT                  | W      | FIIE  | PIISWAI | PHFKZ  |   |        |        | PFLMT1 | PFLMT0 |
| 0x0001                   | R      | 0     | 0       | 0      | 0 | 0      | 0      | 0      | 0      |
| PITFLT                   | W      |       |         |        |   | PFLT3  | PFLT2  | PFLT1  | PFLT0  |
| 0x0002<br>PITCE          | R<br>W |       |         |        |   | PCE3   | PCE2   | PCE1   | PCE0   |
| 0x0003<br>PITMUX         | R<br>W |       |         |        |   | PMUX3  | PMUX2  | PMUX1  | PMUX0  |
| 0x0004<br>PITINTE        | R<br>W |       |         |        |   | PINTE3 | PINTE2 | PINTE1 | PINTE0 |

| Register<br>Offset / Nam | ie     | Bit 7  | 6      | 5      | 4      | 3      | 2      | 1      | Bit 0  |
|--------------------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| 0x0005<br>PITTF          | R<br>W |        |        |        |        | PTF3   | PTF2   | PTF1   | PTF0   |
| 0x0006<br>PITMTLD0       | R<br>W | PMTLD7 | PMTLD6 | PMTLD5 | PMTLD4 | PMTLD3 | PMTLD2 | PMTLD1 | PMTLD0 |
| 0x0007<br>PITMTLD1       | R<br>W | PMTLD7 | PMTLD6 | PMTLD5 | PMTLD4 | PMTLD3 | PMTLD2 | PMTLD1 | PMTLD0 |
| 0x0008<br>PITLD0(High)   | R<br>W | PLD15  | PLD14  | PLD13  | PLD12  | PLD11  | PLD10  | PLD9   | PLD8   |
| 0x0009<br>PITLD0(Low)    | R<br>W | PLD7   | PLD6   | PLD5   | PLD4   | PLD3   | PLD2   | PLD1   | PLD0   |
| 0x000A<br>PITCNT0(H)     | R<br>W | PCNT15 | PCNT14 | PCNT13 | PCNT12 | PCNT11 | PCNT10 | PCNT9  | PCNT8  |
| 0x000B<br>PITCNT0(L)     | R<br>W | PCNT7  | PCNT6  | PCNT5  | PCNT4  | PCNT3  | PCNT2  | PCNT1  | PCNT0  |
| 0x000C<br>PITLD1(High)   | R<br>W | PLD15  | PLD14  | PLD13  | PLD12  | PLD11  | PLD10  | PLD9   | PLD8   |
| 0x000D<br>PITLD2(Low)    | R<br>W | PLD7   | PLD6   | PLD5   | PLD4   | PLD3   | PLD2   | PLD1   | PLD0   |
| 0x000E<br>PITCNT1(H)     | R<br>W | PCNT15 | PCNT14 | PCNT13 | PCNT12 | PCNT11 | PCNT10 | PCNT9  | PCNT8  |
| 0x000F<br>PITCNT1(L)     | R<br>W | PCNT7  | PCNT6  | PCNT5  | PCNT4  | PCNT3  | PCNT2  | PCNT1  | PCNT0  |
| 0x0010<br>PITLD2(High)   | R<br>W | PLD15  | PLD14  | PLD13  | PLD12  | PLD11  | PLD10  | PLD9   | PLD8   |
| 0x0011<br>PITLD2(Low)    | R<br>W | PLD7   | PLD6   | PLD5   | PLD4   | PLD3   | PLD2   | PLD1   | PLD0   |
| 0x0012<br>PITCNT2(H)     | R<br>W | PCNT15 | PCNT14 | PCNT13 | PCNT12 | PCNT11 | PCNT10 | PCNT9  | PCNT8  |
| 0x0013<br>PITCNT2(L)     | R<br>W | PCNT7  | PCNT6  | PCNT5  | PCNT4  | PCNT3  | PCNT2  | PCNT1  | PCNT0  |

| Register<br>Offset / Nam | 1e     | Bit 7  | 6                                                                                                                              | 5      | 4        | 3         | 2      | 1     | Bit 0 |  |  |  |
|--------------------------|--------|--------|--------------------------------------------------------------------------------------------------------------------------------|--------|----------|-----------|--------|-------|-------|--|--|--|
| 0x0014<br>PITLD3(High)   | R<br>W | PLD15  | PLD14                                                                                                                          | PLD13  | PLD12    | PLD11     | PLD10  | PLD9  | PLD8  |  |  |  |
| 0x0015<br>PITLD3(Low)    | R<br>W | PLD7   | PLD6                                                                                                                           | PLD5   | PLD4     | PLD3      | PLD2   | PLD1  | PLD0  |  |  |  |
| 0x0016<br>PITCNT3(H)     | R<br>W | PCNT15 | PCNT14                                                                                                                         | PCNT13 | PCNT12   | PCNT11    | PCNT10 | PCNT9 | PCNT8 |  |  |  |
| 0x0017<br>PITCNT3(L)     | R<br>W | PCNT7  | PCNT6                                                                                                                          | PCNT5  | PCNT4    | PCNT3     | PCNT2  | PCNT1 | PCNT0 |  |  |  |
| 0x0018-<br>0x0027        | R<br>W |        |                                                                                                                                |        | Reserved | Registers |        |       |       |  |  |  |
|                          |        |        | = Not simulated  = Only Read / Write simulated, but no functionality  = Unimplemented or reserved (on Hardware and Simulation) |        |          |           |        |       |       |  |  |  |

### 3.6 Pulse-Width Modulator (S12PWM8B8CV1)

### 3.6.1 Implementation

It has 8 channels. Each of the channels has a programmable period and duty cycle as well as a dedicated counter. A flexible clock select scheme allows a total of four different clock sources (scaled clock A/B and clock A/B) to be used with the counters. Each of the modulators can create independent continuous waveforms with software-selectable duty rates from 0% to 100%. The PWM outputs can be programmed as left aligned outputs or center aligned outputs. The channels can be eight 8 bit separate or four 16 bit concatenated channels. In emergency shutdown mode, channel 7 acts as input.

#### 3.6.2 Extensions

The port associated with the PWM module is the port P, however its implementation has been done in the PIM module that handles communication with PWM and I/O behavior of the port when the PWM is disconnected from the pins.

The registers conditioning the connection between PWM and PIM is PWME. The virtual PORTP register in the PWM are partial images of PTP. They represent the PTP value if the PWM alone would control the port.

#### 3.6.3 Restrictions

Writing to the bits of PWMSDN register as bitwise instructions, the instruction is executed like it'll read the byte of PWMSDN register and write the bits from the bitwise instructions and write back same values in other bits. If the bit PWM Interrupt Flag (PWMIF) is 1 which reflects change on PWM7IN input, this bit is now cleared by again writing 1 on it. It may lead to incorrect results.

### 3.6.4 Register Details

This table gives a detailed view on the registers of this peripheral module. Registers and bits not or only partially implemented will be color encoded.

| Register<br>Offset / Nam | ne     | Bit 7 | 6     | 5     | 4     | 3     | 2     | 1     | Bit 0 |
|--------------------------|--------|-------|-------|-------|-------|-------|-------|-------|-------|
| 0x0000<br>PWME           | R<br>W | PWME7 | PWME6 | PWME5 | PWME4 | PWME3 | PWME2 | PWME1 | PWME0 |
| 0x0001<br>PWMPOL         | R<br>W | PPOL7 | PPOL6 | PPOL5 | PPOL4 | PPOL3 | PPOL2 | PPOL1 | PPOL0 |
| 0x0002<br>PWMCLK         | R<br>W | PCLK7 | PCLK6 | PCLK5 | PCLK4 | PCLK3 | PCLK2 | PCLK1 | PCLK0 |
| 0x0003<br>PWMPRCLK       | R<br>W | 0     | PCKB2 | PCKB1 | PCKB0 | 0     | PCKA2 | PCKA1 | PCKA0 |

| Register<br>Offset / Nam | ne     | Bit 7 | 6     | 5                 | 4             | 3     | 2                      | 1       | Bit 0   |
|--------------------------|--------|-------|-------|-------------------|---------------|-------|------------------------|---------|---------|
| 0x0004<br>PWMCAE         | R<br>W | CAE7  | CAE6  | CAE5              | CAE4          | CAE3  | CAE2                   | CAE1    | CAE0    |
| 0x0005<br>PWMCTL         | R<br>W | CON67 | CON45 | CON23             | CON01         | PSWAI | PFRZ                   | 0       | 0       |
| 0x0006<br>PWMTST         | R<br>W | 0     | 0     | 0                 | 0             | 0     | 0                      | 0       | 0       |
| 0x0007<br>PWMPRSC        | R<br>W | 0     | 0     | 0                 | 0             | 0     | 0                      | 0       | 0       |
| 0x0008-09<br>PWMSCLA-B   | R<br>W |       |       |                   |               |       |                        |         |         |
| 0x000A<br>PWMSCNTA       | R<br>W | 0     | 0     | 0                 | 0             | 0     | 0                      | 0       | 0       |
| 0x000B<br>PWMSCNTB       | R<br>W | 0     | 0     | 0                 | 0             | 0     | 0                      | 0       | 0       |
| 0x000C-13<br>PWMCNT0-7   | R<br>W | 0     | 0     | 0                 | 0             | 0     | 0                      | 0       | 0       |
| 0x0014-1B<br>PWMPER0-7   | R<br>W |       |       |                   |               |       |                        |         |         |
| 0x001C-23<br>PWMDTY0-7   | R<br>W |       |       |                   |               |       |                        |         |         |
| 0x0024<br>PWMSDN         | R<br>W | PWMIF | PWMIE | 0<br>PWMRST<br>RT | PWMLVL        | 0     | PWM7IN                 | PWM7INL | PWM7ENA |
|                          |        |       |       | ead / Write s     | imulated, but |       | ility<br>d Simulation) | )       |         |

### 3.7 Serial Communication Interface (S12SCIV5)

### 3.7.1 Implementation

The basic implementation pushes the data in the buffer and pops up the data from the buffer depending on the baud rate specified. In SCI Module the Baud Rate Generation, Transmission and Receiver functionalities have been implemented. The interrupt TDRE, TC, RDRF, OR, IDLE in SCI status register 1 (SCISR1) are supported in the SCI modules.

#### 3.7.2 Extension

There are two non-memory mapped SCI virtual registers that are used as token interface to receive or transmit 8 or 9 bits data. The register 'SerialInput' serves to send characters to the SCI Module. The register 'SerialOutput' contain the characters sent from to the SCI Module.

SCI DEF0 INPUT NAME (SerialInput)

This is a non memory mapped register and its serves to connect the SCI to the terminal window. The ninth bit is not supported. A read access to SerialInput has no specified meaning. Bit 7...0 data is received from terminal window to SCI

SCI DEFO OUTPUT NAME (SerialOutput)

This not memory mapped register and it serves to connect the SCI to the terminal window. The ninth bit is not supported. A write access to SerialOutput has no specified meaning. Bit 7...0 data is sent from SCI to terminal window.

#### 3.7.3 Restrictions

In S12SCI\_V5, registers SCIASR1 (0x0000), SCIACR1 (0x0001), SCIACR2 (0x00002) become visible only in the hardware and are not simulated. Also the interrupts RXEDGIF, BERRIF, BKDIF related with these registers are not supported.

The Parity check, Noise detection, SCISWAI bit and WAKE bit in SCI control register 1 (SCICR1) has not been implemented in Simulator.

Infra Red encoding and decoding support as well as Infra Red enable bit (IREN) in SCI Baud Register (SCIBDH) has not been implemented in simulator.

Noise Error Flag, Parity Flag and Framing Error Flag bits in SCI status register 2 (SCISR2) has not been implemented in simulator.

The TXDIR, BRK13, TXPOL, RXPOL and AMAP bits in SCI status register 2 (SCISR2) has not been implemented in simulator.

Lin support, Single-Wire mode and LOOP operation has not been implemented in simulator.

Before starting the test for each SCI module, TXD pin of one SCI needs to be connected to RXD pin of second SCI and vice versa using PinConn module. The same test can be run on hardware after

connecting TXD and RXD pins of SCI0 and SCI1 modules i.e. only SCI0 can be connected to SCI1 and vice versa  $\frac{1}{2}$ 

# 3.7.4 Register Details

This table gives a detailed view on the registers of this peripheral module. Registers and bits not or only partially implemented will be color encoded.

| Register<br>Offset / Nai |        | Bit 7    | 6        | 5             | 4        | 3                             | 2        | 1        | Bit 0    |
|--------------------------|--------|----------|----------|---------------|----------|-------------------------------|----------|----------|----------|
| 0x0000*<br>SCIBDH        | R<br>W | IREN     | TNP1     | TNP0          | SBR12    | SBR11                         | SBR10    | SBR9     | SBR8     |
| 0x0001*<br>SCIBDL        | R<br>W | SBR7     | SBR6     | SBR5          | SBR4     | SBR3                          | SBR2     | SBR1     | SBR0     |
| 0x0002*<br>SCICR1        | R<br>W | LOOPS    | SCISWAI  | RSRC          | М        | WAKE                          | ILT      | PE       | PT       |
| 0x0000~<br>SCIASR1       | R<br>W | RXEDGIF  | 0        | 0             | 0        | 0                             | BERRV    | BERRIF   | BKDIF    |
| 0x0001~<br>SCIACR1       | R<br>W | RXEDGIE  | 0        | 0             | 0        | 0                             | 0        | BERRIE   | BKDIE    |
| 0x0002~<br>SCIACR2       | R<br>W | 0        | 0        | 0             | 0        | 0                             | BERRMI   | BERRM0   | BKDFE    |
| 0x0003<br>SCICR2         | R<br>W | TIE      | TCIE     | RIE           | ILIE     | TE                            | RE       | RWU      | SBK      |
| 0x0004<br>SCISR1         | R<br>W | TDRE     | TC       | RDRF          | IDLE     | OR                            | NF       | FE       | PF       |
| 0x0005<br>SCISR2         | R<br>W | AMAP     | 0        | 0             | TXPOL    | RXPOL                         | BRK13    | TXDIR    | RAF      |
| 0x0006<br>SCIDRH         | R<br>W | R8       | Т8       | 0             | 0        | 0                             | 0        | 0        | 0        |
| 0x0007<br>SCIDRL         | R<br>W | R7<br>T7 | R6<br>T6 | R5<br>T5      | R4<br>T4 | R3<br>T3                      | R2<br>T2 | R1<br>T1 | R0<br>T0 |
|                          |        |          |          | ead / Write s |          | t no functiona<br>Hardware an | -        | )        |          |

Those registers are accessible if the AMAP bit in the SCISR2 register is set to zero

~ Those registers are accessible if the AMAP bit in the SCISR2 register is set to one

### 3.8 Timer Module (S12TIM16B8CV2)

#### 3.8.1 Implementation

The basic timer consists of a 16-bit, software-programmable counter driven by an enhanced programmable prescaler. The timer can be used for many purposes, including input waveform measurements while simultaneously generating an output waveform. Pulse widths can vary from microseconds to many seconds.

This version of TIM contains 8 complete input capture/output compare(IC/OC) channels and one pulse accumulator. The input capture function is used to detect a selected transition edge and record the time. The output compare function is used for generating output signals or for timer software delays. The 16-bit pulse accumulator is used to operate as a simple event counter or a gated time accumulator. The pulse accumulator shares timer channel 7 when in event mode.

#### 3.8.2 Extensions

The port associated with the ECT and TIM module is the port T, however its implementation has been done in the PIM module that handles communication with ECT and I/O behavior of the port when the ECT /TIM is disconnected from the pins.

The registers conditioning the connection between ECT and PIM are the TIOS, and the TCTL1-4 registers. The virtual PORTT register and PORTTBit0-7 present in the ECT and TIM are partial images of PTT. They represent the PTT value if the ECT/TIM alone would control the port.

#### 3.8.3 Restrictions

In FREEZE mode, the system behaves as if it would be in stop mode. This is due to the fact that the simulator clock stops in FREEZE mode unlike the hardware.

In the simulator, the holding registers are considered as "empty" if their corresponding IC register is "empty" as well.

The timer prescaler clock is always used as timer counter clock as the simulator handles only prescaler Clock.

The Test Mode which is one of the special modes of operation is not available in simulator

The Pulse Accumulator a (PAA) does not simulate the clock feedback feature to the timer entry.

### 3.8.4 Register Details

This table gives a detailed view on the registers of this peripheral module. Registers and bits not or only partially implemented will be color encoded.

| Register<br>Offset / Na | me     | Bit 7  | 6      | 5      | 4      | 3      | 2      | 1     | Bit 0 |
|-------------------------|--------|--------|--------|--------|--------|--------|--------|-------|-------|
| 0x0000<br>TIOS          | R<br>W | IOS7   | IOS6   | IOS5   | IOS4   | IOS3   | IOS2   | IOS1  | IOS0  |
| 0x0001                  | R      | 0      | 0      | 0      | 0      | 0      | 0      | 0     | 0     |
| CFORC                   | w      | FOC7   | FOC6   | FOC5   | FOC4   | FOC3   | FOC2   | FOC1  | FOC0  |
| 0x0002<br>OC7M          | R<br>W | OC7M7  | ОС7М6  | OC7M5  | OC7M4  | ОС7М3  | OC7M2  | OC7M1 | ОС7М0 |
| 0x0003<br>OC7D          | R<br>W | OC7D7  | OC7D6  | OC7D5  | OC7D4  | OC7D3  | OC7D2  | OC7D1 | OC7D0 |
| 0x0004<br>TCNTH         | R<br>W | TCNT15 | TCNT14 | TCNT13 | TCNT12 | TCNT11 | TCNT10 | TCNT9 | TCNT8 |
| 0x0005<br>TCNTL         | R<br>W | TCNT7  | TCNT6  | TCNT5  | TCNT4  | TCNT3  | TCNT2  | TCNT1 | TCNT0 |
| 0x0006<br>TSCR1         | R<br>W | TEN    | TSWAI  | TSFRZ  | TFFCA  | PRNT   | 0      | 0     | 0     |
| 0x0007<br>TTOV          | R<br>W | TOV7   | TOV6   | TOV5   | TOV4   | TOV3   | TOV2   | TOV1  | TOV0  |
| 0x0008<br>TCTL1         | R<br>W | OM7    | OM7    | OM6    | OM6    | OM5    | OL5    | OM4   | OL4   |
| 0x0009<br>TCTL2         | R<br>W | ОМЗ    | OL3    | OM2    | OL2    | OM1    | OL1    | ОМО   | OL0   |
| 0x000A<br>TCTL3         | R<br>W | EDG7B  | EDG7A  | EDG6B  | EDG6A  | EDG5B  | EDG5A  | EDG4B | EDG4A |
| 0x000B<br>TCTL4         | R<br>W | EDG1B  | EDG0A  | EDG1B  | EDG0A  | EDG1B  | EDG0A  | EDG0B | EDG0A |
| 0x000C<br>TIE           | R<br>W | C7I    | C6I    | C5I    | C4I    | C3I    | C2I    | C1I   | COI   |
| 0x000D<br>TSCR2         | R<br>W | TOI    | 0      | 0      | 0      | TCRE   | PR2    | PR1   | PR0   |
| 0x000E<br>TFLG1         | R<br>W | C7F    | C6F    | C5F    | C4F    | C3F    | C2F    | C1F   | C0F   |

| Register<br>Offset / Nam | ne     | Bit 7                                                    | 6         | 5             | 4             | 3            | 2       | 1      | Bit 0  |
|--------------------------|--------|----------------------------------------------------------|-----------|---------------|---------------|--------------|---------|--------|--------|
| 0x000F                   | R      |                                                          | 0         | 0             | 0             | 0            | 0       | 0      | 0      |
| TFLG2                    | W      | TOF                                                      |           |               |               |              |         |        |        |
| 0x0010 -<br>0x001F       | R<br>W | Bit15                                                    | Bit14     | Bit13         | Bit12         | Bit11        | Bit10   | Bit9   | Bit8   |
| TCxH<br>-TCxL            | R<br>W | Bit7                                                     | Bit6      | Bit5          | Bit4          | Bit3         | Bit2    | Bit1   | Bit0   |
| 0x0020<br>PACTL          | R<br>W | 0                                                        | PAEN      | PAMOD         | PEDGE         | CLK1         | CLK0    | PAOVI  | PAI    |
| 0x021                    | R      | 0                                                        | 0         | 0             | 0             | 0            | 0       | DAOVE  | DAIE   |
| PAFLG                    | W      |                                                          |           |               |               |              |         | PAOVF  | PAIF   |
| 0x0022<br>PACNTH         | R<br>W | PACNT15                                                  | PACNT14   | PACNT13       | PACNT12       | PACNT11      | PACNT10 | PACNT9 | PACNT8 |
| 0x0023<br>PACNTL         | R<br>W | PACNT7                                                   | PACNT6    | PACNT5        | PACNT4        | PACNT3       | PACNT2  | PACNT1 | PACNT0 |
| 0x0024 - 2B<br>RESERVED  | R<br>W |                                                          |           |               |               |              |         |        |        |
| 0x002C<br>OCPD           | R<br>W | OCPD7                                                    | OCPD6     | OCPD5         | OCPD4         | OCPD3        | OCPD2   | OCPD1  | OCPD0  |
| 0x002D<br>PTPSR          | R<br>W | PTPS7                                                    | PTPS6     | PTPS5         | PTPS4         | PTPS3        | PTPS2   | PTPS1  | PTPS0  |
| 0x002E<br>RESERVED       | R<br>W |                                                          |           |               |               |              |         |        |        |
|                          |        |                                                          | = Not sin | nulated       |               |              |         |        |        |
|                          |        |                                                          | = Only R  | ead / Write s | imulated, but | no functiona | llity   |        |        |
|                          |        | = Unimplemented or reserved (on Hardware and Simulation) |           |               |               |              |         |        |        |

### 3.9 Voltage Regulator (S12VREGL3V3V1)

### 3.9.1 Implementation

In the VREG module, only autonomous periodical interrupt (API) functionality is implemented.

When internal RC oscillator is used as clock source, the period can be increased or decreased by 25% using trimming register.

#### 3.9.2 Extensions

The virtual register APIout is implemented which is used to generate a clock or a high pulse at the end of a selected period, depending on the configuration of APIES bit in VREGAPICL register. This signal is routed to a port pin.

#### 3.9.3 Restrictions

None of the Voltage regulators are implemented.

Following modes are not implemented.

Reduced power mode (RPM) (MCU is in stop mode)

Shutdown mode

### 3.9.4 Register Details

This table gives a detailed view on the registers of this peripheral module. Registers and bits not or only partially implemented will be color encoded.

| Register<br>Offset / Nam | ne     | Bit 7  | 6                    | 5      | 4      | 3      | 2      | 1     | Bit 0 |
|--------------------------|--------|--------|----------------------|--------|--------|--------|--------|-------|-------|
| 0x02F0                   | R      | 0      | 0                    | VSEL   | VAE    | 0      |        | 0     |       |
| VREGHTCL                 | W      |        |                      | . 0    |        |        |        |       |       |
| 0x02F1                   | R      | 0      | 0                    | 0      | 0      | 0      | LVDS   | LVIE  | LVIF  |
| VREGCTRL                 | W      |        |                      |        |        |        |        | LVIL  | LVII  |
| 0x02F2                   | R      | APICLK | 0                    | 0      | APIES  | APIEA  | APIFE  | APIE  | APIF  |
| VREGAPICL                | W      |        |                      |        |        |        |        |       |       |
| 0x02F3                   | R      | APITR5 | APITR4               | APITR3 | APITR2 | APITR1 | APITR0 | 0     | 0     |
| VREGAPITR                | W      | Aimo   | AI IIIX <del>I</del> | AITINO | ALTINZ | ALTIKI | ALTINO |       |       |
| 0x02F4<br>VREGAPIRH      | R<br>W | APIR15 | APIR14               | APIR13 | APIR12 | APIR11 | APIR10 | APIR9 | APIR8 |

| Register<br>Offset / Nan | ne | Bit 7                                                    | 6                                                   | 5       | 4     | 3     | 2     | 1     | Bit 0 |  |
|--------------------------|----|----------------------------------------------------------|-----------------------------------------------------|---------|-------|-------|-------|-------|-------|--|
| 0x02F5                   | R  | APIR7                                                    | APIR6                                               | APIR5   | APIR4 | APIR3 | APIR2 | APIR1 | APIR0 |  |
| VREGAPIRL                | W  | APIR1                                                    | APIRO                                               | APIRO   | APIR4 | APIRS | APIR2 | APIRT | APIRU |  |
|                          |    |                                                          |                                                     |         |       |       |       |       |       |  |
| 0x02F6                   | R  | 0                                                        | 0                                                   | 0       | 0     | 0     | 0     | 0     | 0     |  |
| RESERVED                 | W  |                                                          |                                                     |         |       |       |       |       |       |  |
|                          |    |                                                          |                                                     |         |       |       |       |       |       |  |
| 0x02F7                   | R  |                                                          | 0                                                   | 0       | 0     |       |       |       |       |  |
| VREGHTTR                 | W  |                                                          |                                                     |         |       |       |       |       |       |  |
|                          |    |                                                          | _                                                   |         |       |       |       |       |       |  |
|                          |    |                                                          | = Not sir                                           | nulated |       |       |       |       |       |  |
|                          |    |                                                          | = Only Read / Write simulated, but no functionality |         |       |       |       |       |       |  |
|                          | 1  |                                                          |                                                     |         |       |       |       |       |       |  |
|                          |    | = Unimplemented or reserved (on Hardware and Simulation) |                                                     |         |       |       |       |       |       |  |